Fault-tolerant and Area-efficient EXOR Circuit Design using QCA Nanotechnology

被引:0
|
作者
Sharma, Vijay Kumar [1 ]
机构
[1] School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra, India
关键词
Code converters - Electric network analysis - Gates (transistor) - Integrated circuit layout - Nanocrystals - Quantum efficiency - Radiation hardening - Structural dynamics;
D O I
10.25103/jestr.175.03
中图分类号
学科分类号
摘要
Quantum-dot cellular automata (QCA) nanotechnology offers efficient design of digital circuits. High-speed, low-energy consumption, low-area requirement are the significant features of QCA nanotechnology. An exclusive-OR (EXOR) gate has been applied to design various digital applications. Hence, an efficient EXOR gate design needs to be implemented. This research work proposes a translation-based three input EXOR gate in QCA nanotechnology. The proposed EXOR gate is extensively explored for fault analysis. The power dissipation analysis is also given for the proposed EXOR gate. The proposed EXOR gate has only 10 cells and two clock latencies. For the performance evaluation of the proposed EXOR gate, a comparative analysis is provided for different parameters. The proposed EXOR gate outperforms in comparison to the existing EXOR gates in QCA nanotechnology. It improves the cell area by 25% and the layout cost by 23.08% in comparison with the best-reported three input EXOR gate in the literature. The efficacy of the proposed three input EXOR gate for the digital circuit implementation is noted by designing a 1-bit full subtractor, a 4-bit parity checker, and a 4-bit binary to gray (B2G) code converter. © (2024), (International Hellenic University - School of Science). All rights reserved.
引用
收藏
页码:24 / 31
相关论文
共 50 条
  • [21] EFFICIENT FAULT-TOLERANT CACHE MEMORY DESIGN
    VERGOS, HT
    NIKOLOS, D
    MICROPROCESSING AND MICROPROGRAMMING, 1995, 41 (02): : 153 - 169
  • [22] An Efficient Architecture of Adder Using Fault-Tolerant Majority Gate Based on Atomic Silicon Nanotechnology
    Ahmadpour, Seyed-Sajad
    Jafari Navimipour, Nima
    Bahar, Ali Newaz
    Yalcin, Senay
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 531 - 536
  • [23] Efficient Fault-Tolerant Design for Parallel Matched Filters
    Gao, Zhen
    Zhou, Ming
    Reviriego, Pedro
    Antonio Maestro, Juan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (03) : 366 - 370
  • [24] Fault-Tolerant Design for Data Efficient Retransmission in WiNoC
    Yiming Ouyang
    Qi Wang
    Zhe Li
    Huaguo Liang
    Jianhua Li
    TsinghuaScienceandTechnology, 2021, 26 (01) : 85 - 94
  • [25] Fault-Tolerant Design for Data Efficient Retransmission in WiNoC
    Ouyang, Yiming
    Wang, Qi
    Li, Zhe
    Liang, Huaguo
    Li, Jianhua
    TSINGHUA SCIENCE AND TECHNOLOGY, 2021, 26 (01) : 85 - 94
  • [26] A Fault-tolerant Sequential Circuit Design for Soft Errors Based on Fault-Secure Circuit
    Ostanin, S.
    Matrosova, A.
    Butorina, N.
    Lavrov, V.
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,
  • [27] Robust QCA full-adders using an efficient fault-tolerant five-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1037 - 1056
  • [28] Design and Analysis of a New Fault-Tolerant QCA-based Nano-Scale Circuit for Morphological Operations in Image Processing
    Lin, Hongkai
    Chen, Dong
    An, Dong
    Ahmed Alyousuf, Farah Qasim
    IETE JOURNAL OF RESEARCH, 2024, 70 (08) : 6913 - 6919
  • [29] EFFICIENT FAULT-TOLERANT BROADCASTS
    RAMARAO, KVS
    JOURNAL OF SYSTEMS AND SOFTWARE, 1990, 11 (02) : 131 - 141
  • [30] Fault-tolerant relay driver circuit
    Willis, SC
    Jones, MJ
    ELECTRONIC DESIGN, 1996, 44 (13) : 101 - 101