Process and structure designs for high performance Cu low-k interconnects

被引:0
|
作者
Hayashi, Y.
Kawahara, J.
Shiba, K.
Tagami, M.
Saito, S.
Onodera, T.
Kinoshita, K.
Hiroi, M.
机构
来源
NEC Research and Development | 2001年 / 42卷 / 01期
关键词
Adhesion - Capacitance - Deposition - Permittivity - Plasma polymerization - Strength of materials - Thermodynamic stability - ULSI circuits;
D O I
暂无
中图分类号
学科分类号
摘要
Integration of low-k dielectrics and Cu-interconnects is a key factor to improve ULSI devices for 0.1μm-generation. The difficulty is how to reduce the interconnect capacitance with keeping their mechanical strength and the adhesion strength. These characteristics depend not only on the low-k material itself, but also on the deposition process. Namely, the plasma polymerization method is superior to the process compatibility in the multilevel interconnect formation. The highly thermal-stable, p-BCB polymers with k = 2.5 ∼ 2.6 enabled us to make high-speed CMOS logic-LSIs with multi-level low-k/Cu interconnects.
引用
收藏
页码:51 / 58
相关论文
共 50 条
  • [41] Electromigration failure distributions of dual damascene Cu/low-k interconnects
    Oates, A. S.
    Lee, S. C.
    MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1581 - 1586
  • [42] Design and Development of Novel Remover for Cu/porous Low-k Interconnects
    Suzuki, Tomoko
    Otake, Atsushi
    Aoki, Tomoko
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES IX, 2009, 145-146 : 315 - 318
  • [43] Electromigration-induced extrusion failures in Cu/low-k interconnects
    Wei, Frank L.
    Gan, Chee Lip
    Tan, Tam Lyn
    Hau-Riege, Christine S.
    Marathe, Amit P.
    Vlassak, Joost J.
    Thompson, Carl V.
    JOURNAL OF APPLIED PHYSICS, 2008, 104 (02)
  • [44] Recent Patents on Cu/low-k Dielectrics Interconnects in Integrated Circuits
    Jiang, Qing
    Zhu, Yong F.
    Zhao, Ming
    RECENT PATENTS ON NANOTECHNOLOGY, 2007, 1 (03) : 193 - 209
  • [45] Reliability of copper low-k interconnects
    Tokei, Zsolt
    Croes, Kristof
    Beyer, Gerald P.
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 348 - 354
  • [46] PVD Cu Reflow Seed Process Optimization for Defect Reduction in Nanoscale Cu/Low-k Dual Damascene Interconnects
    Motoyama, K.
    van der Straten, O.
    Maniscalco, J.
    He, M.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2013, 160 (12) : D3211 - D3215
  • [47] Schottky Barrier Height at Dielectric Barrier/Cu Interface in low-k/Cu Interconnects
    King, S. W.
    French, M.
    Jaehnig, M.
    Kuhn, M.
    French, B.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 11, 2011, 35 (04): : 849 - 860
  • [48] Atomic Layer Deposition of MnOx for Cu capping layer in Cu/low-k interconnects
    Kawasaki, Hiroaki
    Matsumoto, Kenji
    Nagai, Hiroyuki
    Kikuchi, Yuuki
    Chang, Peng
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 315 - 317
  • [49] Ab initio simulations of low-k and ultra low-k dielectric interconnects
    Tan, V. B. C.
    Dai, L.
    Yang, S. W.
    Chen, X. T.
    Wu, P.
    NANOSCIENCE AND TECHNOLOGY, PTS 1 AND 2, 2007, 121-123 : 1061 - 1064
  • [50] Low-damage ash by atomic hydrogen for porous low-k/Cu interconnects
    Tomioka, K
    Soda, E
    Kobayashi, N
    Mochidzuki, K
    Takata, M
    Uda, S
    Yuba, Y
    Akasaka, Y
    Advanced Metallization Conference 2005 (AMC 2005), 2006, : 399 - 403