Process and structure designs for high performance Cu low-k interconnects

被引:0
|
作者
Hayashi, Y.
Kawahara, J.
Shiba, K.
Tagami, M.
Saito, S.
Onodera, T.
Kinoshita, K.
Hiroi, M.
机构
来源
NEC Research and Development | 2001年 / 42卷 / 01期
关键词
Adhesion - Capacitance - Deposition - Permittivity - Plasma polymerization - Strength of materials - Thermodynamic stability - ULSI circuits;
D O I
暂无
中图分类号
学科分类号
摘要
Integration of low-k dielectrics and Cu-interconnects is a key factor to improve ULSI devices for 0.1μm-generation. The difficulty is how to reduce the interconnect capacitance with keeping their mechanical strength and the adhesion strength. These characteristics depend not only on the low-k material itself, but also on the deposition process. Namely, the plasma polymerization method is superior to the process compatibility in the multilevel interconnect formation. The highly thermal-stable, p-BCB polymers with k = 2.5 ∼ 2.6 enabled us to make high-speed CMOS logic-LSIs with multi-level low-k/Cu interconnects.
引用
收藏
页码:51 / 58
相关论文
共 50 条
  • [31] Integration challenges of 0.1μm CMOS Cu/low-k interconnects
    Yu, KC
    Werking, J
    Prindle, C
    Kiene, M
    Ng, MF
    Wilson, B
    Singhal, A
    Stephens, T
    Huang, F
    Sparks, T
    Aminpur, M
    Linville, J
    Denning, D
    Brennan, B
    Shahvandi, I
    Wang, C
    Flake, J
    Chowdhury, R
    Svedberg, L
    Solomentsev, Y
    Kim, S
    Cooper, K
    Usmani, S
    Smith, D
    Olivares, M
    Carter, R
    Eggenstein, B
    Strozewski, K
    Junker, K
    Goldberg, C
    Filipiak, S
    Martin, J
    Grove, N
    Ramani, N
    Ryan, T
    Mueller, J
    Guvenilir, A
    Zhang, D
    Ventzek, P
    Wang, V
    Lii, T
    King, C
    Crabtree, P
    Farkas, J
    Iacoponi, J
    Pellerin, J
    Melnick, B
    Woo, M
    Weitzman, E
    PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 9 - 11
  • [32] Delamination-induced dielectric breakdown in Cu/low-k interconnects
    Tan, T. L.
    Gan, C. L.
    Du, A. Y.
    Tan, Y. C.
    Ng, C. M.
    JOURNAL OF MATERIALS RESEARCH, 2008, 23 (06) : 1802 - 1808
  • [33] Effect of Post-Annealing on Reliability of Cu/Low-k Interconnects
    Cheng, Yi-Lung
    Lee, Chih-Yen
    Chen, Giin-Shan
    Fang, Jau-Shiung
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2020, 9 (05)
  • [34] Cu interconnects and low-k dielectrics, challenges for chip interconnections and packaging
    Beyne, E
    PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 221 - 223
  • [35] Temperature Scaling of Electromigration Threshold Product in Cu/Low-K Interconnects
    Petitprez, E.
    Doyen, L.
    Ney, D.
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 865 - 868
  • [36] Implication and solutions for Joule heating in high performance interconnects incorporating low-k dielectrics
    Shih, WY
    Chang, MC
    Havemann, RH
    Levine, J
    1997 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1997, : 83 - 84
  • [37] Electromigration-induced extrusion failures in Cu/low-k interconnects
    Wei, Frank L.
    Gan, Chee Lip
    Tan, Tam Lyn
    Hau-Riege, Christine S.
    Marathe, Amit P.
    Vlassak, Joost J.
    Thompson, Carl V.
    Journal of Applied Physics, 2008, 104 (02):
  • [38] Delamination-induced dielectric breakdown in Cu/low-k interconnects
    T.L. Tan
    C.L. Gan
    A.Y. Du
    Y.C. Tan
    C.M. Ng
    Journal of Materials Research, 2008, 23 : 1802 - 1808
  • [39] Geometrical optimization of multilevel interconnects using Cu and low-k dielectrics
    Streiter, R
    Gessner, T
    Wolf, H
    MICROELECTRONIC ENGINEERING, 1997, 33 (1-4) : 429 - 436
  • [40] Electromigration in submicron dual-damascene Cu/low-k interconnects
    Lee, KD
    Lu, X
    Ogawa, ET
    Matsuhashi, H
    Blaschke, VA
    Augur, R
    Ho, PS
    SILICON MATERIALS-PROCESSING, CHARACTERIZATION AND RELIABILITY, 2002, 716 : 599 - 605