Investigation of Sidewall High-k Interfacial Layer Effect in Gate-All-Around Structure

被引:0
|
作者
Ryu, Donghyun [1 ,2 ]
Kim, Munhyeon [3 ]
Yu, Junsu [1 ,2 ]
Kim, Sangwan [1 ,2 ]
Lee, Jong-Ho [1 ,2 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Department of Electrical and Computer Engineering, Seoul National University, Seoul,08826, Korea, Republic of
[2] Inter-University Semiconductor Research Center, Seoul National University, Seoul,08826, Korea, Republic of
[3] Department of Electrical and Computer Engineering, Ajou University, Suwon,16499, Korea, Republic of
来源
IEEE Transactions on Electron Devices | 2020年 / 67卷 / 04期
关键词
Structural optimization - Field effect transistors - Gate dielectrics - Drain current - High-k dielectric - Nanosheets;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, structure optimization of high- {k} interfacial layer (IL), deposited between the gate and the gate sidewall spacer, was performed in a 5-nm node nanosheet field-effect transistor (NSFET). High- {k} IL can be formed during the high- {k} gate dielectric and metal gate (HKMG) with gate-last process. By optimizing the structure of thickness of high- {k} IL ( {T}_{text {hk}} ) with gate length ( {L}_{text {G}} ), spacer length ( {L}_{text {ext}} ), and source/drain (S/D) length ( {L}_{text {S/D}} ), improved electrical performances were obtained. By optimizing {T}_{text {hk}} with properly adjusted {L}_{text {G}} , {L}_{text {ext}} , and {L}_{text {S/D}} , highly saturated ON-/OFF-current ratio ( {I}_{ mathrm{scriptscriptstyle ON}}/{I}_{ mathrm{scriptscriptstyle OFF}} ) was obtained with appropriate drain-induced barrier lowering (DIBL). Besides, reduced intrinsic gate delay ( {C}_{text {gg}} ) properties and OFF-state leakage current were identified. In addition, the reason of increased OFF-state leakage, which can be shown when {L}_{text {ext}} shrinks with extending {T}_{text {hk}} , was also investigated. Finally, the optimized electrical characteristics were obtained when {T}_{text {hk}} is adjusted with {L}_{text {G}} and {L}_{text {S/D}}. The power was reduced about 27% with the same performance and 18% enhanced performance was obtained when {T}_{text {hk}} is optimized through {L}_{text {G}}. On the contrary, reduced OFF-state leakage current and DIBL were confirmed in the case of optimization point with {L}_{text {S/D}} , which result in lower static power. Based on this comparison, optimization method and guideline for high- {k} IL was proposed. © 1963-2012 IEEE.
引用
收藏
页码:1859 / 1863
相关论文
共 50 条
  • [21] Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks
    Litta, Eugenio Dentoni
    Hellstrom, Per-Erik
    Henkel, Christoph
    Ostling, Mikael
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3271 - 3276
  • [22] Characterization of thulium silicate interfacial layer for high-k/metal gate MOSFETs
    Litta, E. Dentoni
    Hellstrom, P-E
    Henkel, C.
    Ostling, M.
    2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 122 - 125
  • [23] Gate-All-Around Silicon Nanowire Field Effect Transistor Behavior at High Gate Voltages
    Nekovei, Reza
    Shiri, Daryoush
    Verma, Amit
    2024 IEEE 14TH INTERNATIONAL CONFERENCE NANOMATERIALS: APPLICATIONS & PROPERTIES, NAP 2024, 2024,
  • [24] Vertical Sandwich Gate-All-Around Field-Effect Transistors With Self-Aligned High-k Metal Gates and Small Effective-Gate-Length Variation
    Yin, Xiaogen
    Zhang, Yongkui
    Zhu, Huilong
    Wang, G. L.
    Li, J. J.
    Du, A. Y.
    Li, C.
    Zhao, L. H.
    Huang, W. X.
    Yang, H.
    Xie, L.
    Ai, X. Z.
    Zhang, Y. B.
    Jia, K. P.
    Wu, Z. H.
    Ma, X. L.
    Zhang, Q. Z.
    Mao, S. J.
    Xiang, J. J.
    Gao, J. F.
    He, X. B.
    Bai, G. B.
    Lu, Y. H.
    Zhou, N.
    Kong, Z. Z.
    Zhang, Y.
    Zhao, J.
    Ma, S. S.
    Xuan, Z. H.
    Li, Y. Y.
    Li, L.
    Zhang, Q. H.
    Han, J. H.
    Chen, R. L.
    Qu, Y.
    Yang, T.
    Luo, J.
    Li, J. F.
    Yin, H. X.
    Radamson, H.
    Zhao, C.
    Wang, W. W.
    Ye, T. C.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (01) : 8 - 11
  • [25] Design and Performance Analysis of High-k Gate All Around Fin-field Effect Transistor
    Rohith, K.
    Sravani, K. Girija
    Rao, K. Srinivasa
    Balaji, B.
    Agarwal, V.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (03): : 476 - 483
  • [26] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [27] Investigating linearity and effect of temperature variation on analog/RF performance of dielectric pocket high-k double gate-all-around (DP-DGAA) MOSFETs
    Vaibhav Purwar
    Rajeev Gupta
    Nitish Kumar
    Himanshi Awasthi
    Vijay Kumar Dixit
    Kunal Singh
    Sarvesh Dubey
    Pramod Kumar Tiwari
    Applied Physics A, 2020, 126
  • [28] Investigating linearity and effect of temperature variation on analog/RF performance of dielectric pocket high-k double gate-all-around (DP-DGAA) MOSFETs
    Purwar, Vaibhav
    Gupta, Rajeev
    Kumar, Nitish
    Awasthi, Himanshi
    Dixit, Vijay Kumar
    Singh, Kunal
    Dubey, Sarvesh
    Tiwari, Pramod Kumar
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (09):
  • [29] High Frequency and Noise Model of Gate-All-Around MOSFETs
    Nae, B.
    Lazaro, A.
    Iniguez, B.
    PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 112 - 115
  • [30] Interfacial layer optimization of high-k/metal gate stacks for low temperature processing
    Linder, Barry P.
    Narayanan, Vijay
    Cartier, Eduard A.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1632 - 1634