Investigation of Sidewall High-k Interfacial Layer Effect in Gate-All-Around Structure

被引:0
|
作者
Ryu, Donghyun [1 ,2 ]
Kim, Munhyeon [3 ]
Yu, Junsu [1 ,2 ]
Kim, Sangwan [1 ,2 ]
Lee, Jong-Ho [1 ,2 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Department of Electrical and Computer Engineering, Seoul National University, Seoul,08826, Korea, Republic of
[2] Inter-University Semiconductor Research Center, Seoul National University, Seoul,08826, Korea, Republic of
[3] Department of Electrical and Computer Engineering, Ajou University, Suwon,16499, Korea, Republic of
来源
IEEE Transactions on Electron Devices | 2020年 / 67卷 / 04期
关键词
Structural optimization - Field effect transistors - Gate dielectrics - Drain current - High-k dielectric - Nanosheets;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, structure optimization of high- {k} interfacial layer (IL), deposited between the gate and the gate sidewall spacer, was performed in a 5-nm node nanosheet field-effect transistor (NSFET). High- {k} IL can be formed during the high- {k} gate dielectric and metal gate (HKMG) with gate-last process. By optimizing the structure of thickness of high- {k} IL ( {T}_{text {hk}} ) with gate length ( {L}_{text {G}} ), spacer length ( {L}_{text {ext}} ), and source/drain (S/D) length ( {L}_{text {S/D}} ), improved electrical performances were obtained. By optimizing {T}_{text {hk}} with properly adjusted {L}_{text {G}} , {L}_{text {ext}} , and {L}_{text {S/D}} , highly saturated ON-/OFF-current ratio ( {I}_{ mathrm{scriptscriptstyle ON}}/{I}_{ mathrm{scriptscriptstyle OFF}} ) was obtained with appropriate drain-induced barrier lowering (DIBL). Besides, reduced intrinsic gate delay ( {C}_{text {gg}} ) properties and OFF-state leakage current were identified. In addition, the reason of increased OFF-state leakage, which can be shown when {L}_{text {ext}} shrinks with extending {T}_{text {hk}} , was also investigated. Finally, the optimized electrical characteristics were obtained when {T}_{text {hk}} is adjusted with {L}_{text {G}} and {L}_{text {S/D}}. The power was reduced about 27% with the same performance and 18% enhanced performance was obtained when {T}_{text {hk}} is optimized through {L}_{text {G}}. On the contrary, reduced OFF-state leakage current and DIBL were confirmed in the case of optimization point with {L}_{text {S/D}} , which result in lower static power. Based on this comparison, optimization method and guideline for high- {k} IL was proposed. © 1963-2012 IEEE.
引用
收藏
页码:1859 / 1863
相关论文
共 50 条
  • [1] Investigation of Sidewall High-k Interfacial Layer Effect in Gate-All-Around Structure
    Ryu, Donghyun
    Kim, Munhyeon
    Yu, Junsu
    Kim, Sangwan
    Lee, Jong-Ho
    Park, Byung-Gook
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1859 - 1863
  • [2] Effects of High-k Dielectric Materials on Electrical Performance of Double Gate and Gate-All-Around MOSFET
    Kosmani, Nor Fareza
    Hamid, Fatimah A.
    Razali, M. Anas
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2020, 12 (02): : 81 - 88
  • [3] High-k Spacer Consideration of Ultrascaled Gate-All-Around Junctionless Transistor in Ballistic Regime
    Yang, Yumei
    Lou, Haijun
    Lin, Xinnan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (12) : 5282 - 5288
  • [4] Suppression of interfacial layer in high-K gate stack with crystalline high-K dielectric and AlN buffer layer structure
    Wang, Wei-Cheng
    Tsai, Meng-Chen
    Lin, Yi-Ping
    Tsai, Yi-Jen
    Lin, Hsin-Chih
    Chen, Miin-Jang
    MATERIALS CHEMISTRY AND PHYSICS, 2016, 184 : 291 - 297
  • [5] On and off state Hot Carrier reliability in Junctionless high-K MG gate-all-around nanowires
    Cho, M.
    Heflings, G.
    Vcloso, A.
    Simocn, E.
    Roussel, Ph.
    Kaczcr, B.
    Arimura, H.
    Fang, W.
    Franco, J.
    Matagne, P.
    Colbert, N.
    Linten, D.
    Thean, A.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [6] Predictive Physics Based Simulation of Nano Scale Gate-all-around Field Effect Transistor under the Influence of High-k Gate Dielectrics
    Moezi, Negin
    Karbalaei, Mohammad
    JOURNAL OF NANOSTRUCTURES, 2020, 10 (04) : 736 - 743
  • [7] Impact of high-k gate dielectric with different angles of coverage on the electrical characteristics of gate-all-around field effect transistor: A simulation study
    Karbalaei, Mohammad
    Dideban, Daryoosh
    Heidari, Hadi
    RESULTS IN PHYSICS, 2020, 16
  • [8] Effect of the Interfacial SiO2 Layer on High-k Gate Stacks
    Chen, Yong
    He, Yonggen
    Liu, Hailong
    Yu, Guobin
    Liu, Jialei
    Hong, Zhongshan
    Ni, Jinhua
    Wu, Jingang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 657 - 663
  • [9] Reliability of high-k dielectrics and its dependence on gate electrode and interfacial high-k bi-layer structure
    Kim, YH
    Choi, R
    Jha, R
    Lee, JH
    Misra, V
    Lee, JC
    MICROELECTRONICS RELIABILITY, 2004, 44 (9-11) : 1513 - 1518
  • [10] Negative capacitance gate-all-around PZT silicon nanowire with high-K/metal gate MFIS structure for low SS and high I on/I off
    Kumar, Vivek
    Maurya, Ravindra Kumar
    Malvika
    Rawat, Gopal
    Mummaneni, Kavicharan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (05)