A 5.80 ns, 22.77 fJ, Energy Efficient Level Shifter Using Auto Switch Logic

被引:0
|
作者
Liang, Can [1 ]
Cai, Zeyu [1 ]
机构
[1] Peking Univ, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
国家重点研发计划;
关键词
level shifter; auto switch logic; split-input inverter;
D O I
10.1109/ISCAS58744.2024.10558073
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Level shifters are essential in ultra-low-power analog mixed-signal systems. This brief introduces a level shifter with auto-switch logic. The auto switch logic can automatically alter the connection mode of the pull-up network during transition phases. This approach allows the level shifter, when employing the current limiter, to preserve its strong pull-down capabilities while selecting the optimal path for cutting off the pull-up transistor. Additionally, other optimization strategies, such as pass transistors and a split inverter, are employed in this paper. The proposed level shifter is designed and simulated using a 65 nm multi-threshold CMOS process. In the 0.3 V to 1.2 V level conversion with a 1 MHz input frequency, the delay of the proposed level shifter is 5.80 ns, the energy per transition is 22.77 fJ, and the leakage power is 1.02 nW. When the input signal is relaxed to 1 KHz, the proposed level shifter achieves a minimum voltage of 140 mV.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] An Efficient High Voltage Level Shifter using Coupling Capacitor for a High Side Buck Converter
    Seong, Kwang-Su
    [J]. JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2016, 11 (01) : 125 - 134
  • [32] A 16 ns, 28 fJ Wide-Range Subthreshold Level Converter Using Low-Voltage Current Mirror
    Rajendran, Selvakumar
    Chakrapani, Arvind
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (03) : 1479 - 1495
  • [33] A 16 ns, 28 fJ Wide-Range Subthreshold Level Converter Using Low-Voltage Current Mirror
    Selvakumar Rajendran
    Arvind Chakrapani
    [J]. Circuits, Systems, and Signal Processing, 2021, 40 : 1479 - 1495
  • [34] An Ultra Low Voltage Energy Efficient Level Shifter With Current Limiter and Improved Split-Controlled Inverter
    Wang, Chao
    Lim, Yang Wei
    Ji, Yuxin
    Huang, Jiajie
    Lu, Wangzilu
    Rokhani, Fakhrul Zaman
    Ismail, Yehea
    Li, Yongfu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (05) : 2569 - 2573
  • [35] An Energy-Efficient Voltage-Level Shifter Based on Controlling Pull-Up Network Strength
    Ghasemzadeh, Zahra
    Saberi, Mehdi
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (05) : 2923 - 2933
  • [36] An Energy-Efficient Voltage-Level Shifter Based on Controlling Pull-Up Network Strength
    Zahra Ghasemzadeh
    Mehdi Saberi
    [J]. Circuits, Systems, and Signal Processing, 2022, 41 : 2923 - 2933
  • [37] Fast and Power Efficient Level Shifter using FD SOI MOSFETS and Widlar Current Mirror Configuration
    Johri, Mitali
    Mishra, Vimal Kumar
    Chauhan, R. K.
    [J]. 2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 330 - 333
  • [38] Power and Energy Efficient Logic Design using Stacking Effect of Transistors
    Majumder, Alak
    Deb, Prasenjit
    Yadav, Shitesh K.
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 1733 - 1738
  • [39] Energy Efficient Design of Fast Fourier Transform using Reversible Logic
    Awais, Muhammad
    Paara, Maah
    Ahmed, Ashfaq
    Tariq, Usman
    [J]. SUSTAINABLE ENERGY TECHNOLOGIES AND ASSESSMENTS, 2022, 52
  • [40] Design of energy efficient domino logic circuit using lector technique
    Verma, Km Anjali
    Kumar, Manish
    Kumar, Saurabh
    Chauhan, R. K.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (11) : 2117 - 2135