A 5.80 ns, 22.77 fJ, Energy Efficient Level Shifter Using Auto Switch Logic

被引:0
|
作者
Liang, Can [1 ]
Cai, Zeyu [1 ]
机构
[1] Peking Univ, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
国家重点研发计划;
关键词
level shifter; auto switch logic; split-input inverter;
D O I
10.1109/ISCAS58744.2024.10558073
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Level shifters are essential in ultra-low-power analog mixed-signal systems. This brief introduces a level shifter with auto-switch logic. The auto switch logic can automatically alter the connection mode of the pull-up network during transition phases. This approach allows the level shifter, when employing the current limiter, to preserve its strong pull-down capabilities while selecting the optimal path for cutting off the pull-up transistor. Additionally, other optimization strategies, such as pass transistors and a split inverter, are employed in this paper. The proposed level shifter is designed and simulated using a 65 nm multi-threshold CMOS process. In the 0.3 V to 1.2 V level conversion with a 1 MHz input frequency, the delay of the proposed level shifter is 5.80 ns, the energy per transition is 22.77 fJ, and the leakage power is 1.02 nW. When the input signal is relaxed to 1 KHz, the proposed level shifter achieves a minimum voltage of 140 mV.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] An energy efficient sub-threshold to above-threshold level shifter using a modified Wilson current mirror
    Maroof, Naeem
    Sohail, Muhammad
    Shin, Hyunchul
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (07) : 1216 - 1227
  • [22] Fast and Energy-Efficient Level Shifter Using Split-Control Driver for Mixed-Signal Systems
    Rajendran, Selvakumar
    Chakrapani, Arvind
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (10) : 10281 - 10286
  • [23] Hardware-Efficient Barrel Shifter Design Using Customized Dynamic Logic Based MUX
    Chon, Dain
    Yang, Yoojeong
    Choi, Hayoung
    Choi, Woong
    [J]. 2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 59 - 60
  • [24] A Robust, High-Speed and Energy-Efficient Ultralow-Voltage Level Shifter
    Fassio, Luigi
    Settino, Francesco
    Lin, Longyang
    De Rose, Raffaele
    Lanuzza, Marco
    Crupi, Felice
    Alioto, Massimo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1393 - 1397
  • [25] A high speed and energy efficient full adder design using complementary & level restoring carry logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2705 - 2708
  • [26] An Energy-Efficient and Wide-Range Voltage Level Shifter With Dual Current Mirror
    Yong, Zhenqiang
    Xiang, Xiaoyan
    Chen, Chen
    Meng, Jianyi
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3534 - 3538
  • [27] Energy-Efficient Wide-Range Voltage Level Shifters Reaching 4.2 fJ/Transition
    Lotfi, Reza
    Saberi, Mehdi
    Hosseini, S. Rasool
    Ahmadi-Mehr, Amir Reza
    Staszewski, Robert Bogdan
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (02): : 34 - 37
  • [28] Design of high performance energy efficient CMOS voltage level shifter for mixed signal circuits applications
    Kumar, Chaudhry Indra
    Chaudhary, Abhishek
    Upadhyaya, Shreyansh
    [J]. INTEGRATION-THE VLSI JOURNAL, 2024, 95
  • [29] Energy Efficient Code Converters using Reversible Logic Gates
    Saravanan, M.
    Manic, K. Suresh
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON GREEN HIGH PERFORMANCE COMPUTING (ICGHPC), 2013,
  • [30] Energy Efficient Wireless Sensor Network using Fuzzy Logic
    Modi, Swapna
    Panchal, Manish
    Yadav, Anjulata
    [J]. 2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 459 - 462