AnSpiCS-Net: Reconfigurable Network-on-Chip for Analog Spiking Recurrent Neural Networks

被引:0
|
作者
Rathore, Manu [1 ]
Rose, Garrett S. [1 ]
机构
[1] Univ Tennessee, Dept Elect Engn & Comp Sci, Knoxville, TN 37916 USA
来源
2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024 | 2024年
关键词
Neuromorphic Computing; Analog computing; Network-on-Chip; NoC; Address Event Representation; Spiking Neural Networks; Circuit Switching;
D O I
10.1109/ISCAS58744.2024.10558368
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Neuromorphic Computing presents a resource efficient computing paradigm by enabling brain-inspired low-power computations. This compute efficiency can be attributed in large part to the nature of analog computations and bioinspired spiking data. However, the hardware implementation of a general-purpose or reconfigurable SRNN for neuromorphic computations poses challenges, especially pertaining to the programmable connectivity between neurons. This challenge becomes more pronounced when dealing with analog spikes, where information is encoded in the timing, width, shape, and frequency components of the spikes. Existing approaches to reconfigurable spike routing Network-on-Chip (NoC) architectures are predominantly packet-based, falling short when preserving the majority of information within the spike. This becomes especially problematic for small-scale SRNNs, where these packet-based approaches lead to information loss while introducing unnecessary overhead, leading to increased power consumption and NoC implementation area on-chip. To address this challenge, this work introduces AnSpiCS-Net: Analog Spike routing Circuit Switched Network-on-Chip. AnSpiCS-Net utilizes a circuit-switching-based architecture with a Clos network topology, employing three distinct switch types: transmission gates, NMOS, and PMOS switches. The NMOS switch-based configuration achieves a balanced performance across various design metrics, while the transmission gate configuration excels in spike signal integrity. Various implementations of AnSpiCS-Net are assessed based on critical implementation metrics, including latency, throughput, power consumption, and area. AnSpiCSNet proves highly efficient, offering nearly a 48x reduction in area for the transmission gate-based configuration compared to packetized NoC architectures in existing literature.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A New Efficient and Reliable Dynamically Reconfigurable Network-on-Chip
    Killian, Cedric
    Tanougast, Camel
    Monteiro, Fabrice
    Dandache, Abbas
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2012, 2012
  • [22] A reconfigurable baseband platform based on an asynchronous network-on-chip
    Lattard, Didier
    Beigne, Edith
    Clermidy, Fabien
    Durand, Yves
    Lemaire, Romain
    Vivet, Pascal
    Berens, Friedbert
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 223 - 235
  • [23] Run-time Reconfigurable Network-on-chip: a survey
    Kidane, Hiliwi Leake
    Bourennane, El-Bay
    2018 15TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES (SSD), 2018, : 846 - 851
  • [24] A Strategy for Fault Tolerant Reconfigurable Network-on-Chip Design
    Chatterjee, Navonil
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [25] Channel allocation protocol for reconfigurable Optical Network-on-Chip
    Luo, Jiating
    Killian, Cedric
    Le Beux, Sebastien
    Chillet, Daniel
    Li, Hui
    O'Connor, Ian
    Sentieys, Olivier
    2015 WORKSHOP ON EXPLOITING SILICON PHOTONICS FOR ENERGY-EFFICIENT HIGH PERFORMANCE COMPUTING (SIPHOTONICS), 2014, : 33 - 39
  • [26] Spiking neural networks for reconfigurable POEtic tissue
    Eriksson, J
    Torres, O
    Mitchell, A
    Tucker, G
    Lindsay, K
    Halliday, D
    Rosenberg, J
    Moreno, JM
    Villa, AEP
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2003, 2606 : 165 - 173
  • [27] Modeling of Gaussian Network-Based Reconfigurable Network-on-Chip Designs
    Wu, Yangbing
    Zhao, Jianfeng
    Chen, Deming
    Guo, Donghui
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (07) : 2134 - 2142
  • [28] Biophysical Neural spiking and Bursting Dynamics in Reconfigurable Analog VLSI
    Yu, Theodore
    Sejnowski, Terrence J.
    Cauwenberghs, Gert
    2010 BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2010, : 186 - 189
  • [29] BARAN: Bimodal Adaptive Reconfigurable-Allocator Network-on-Chip
    Mirhosseini, Amirhossein
    Sadrosadati, Mohammad
    Aghamohammadi, Fatemeh
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    ACM TRANSACTIONS ON PARALLEL COMPUTING, 2018, 5 (03)
  • [30] Design and Implementation of a Hybrid Switching Router for the Reconfigurable Network-on-Chip
    Nguyen, Hung K.
    Xuan-Tu Tran
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2016, : 328 - 333