An FPGA-Based Hardware Architecture of Gaussian-Adaptive Bilateral Filter for Real-Time Image Denoising

被引:0
|
作者
Xie, Ailin [1 ]
Zhang, Ao [1 ]
Mei, Guohui [1 ]
机构
[1] Northeastern Univ, Coll Informat Sci & Engn, Shenyang 110819, Peoples R China
来源
IEEE ACCESS | 2024年 / 12卷
基金
中国国家自然科学基金;
关键词
Filtering algorithms; Low-pass filters; Kernel; Information filters; Hardware; Field programmable gate arrays; Computer architecture; Bilateral filter; edge-preserving; field-programmable gate array (FPGA); image denoising; DESIGN;
D O I
10.1109/ACCESS.2024.3443999
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The bilateral filter exhibits remarkable efficacy in noise suppression and edge preservation. This article proposes a hardware architecture based on field-programmable gate array (FPGA) for a modified bilateral filter. To enhance the efficacy of the bilateral filter, the Gaussian-adaptive Bilateral Filter (GABF)is employed as a modified filtering method. Approximating the filter weights using look-up tables (LUTs)results in reduced storage requirements and eliminates the need for complex exponential weight calculations. Moreover, the GABF is markedly accelerated by the highly parallel functional modules and LUTs. In addition to the aforementioned features, the GABF is implemented as a parallel architecture, which results in are duction in hardware resource utilization compared to previous works. The results of the image quality analysis demonstrate that this article can achieve superior image quality compared with state-of-the-artworks. The implementation results indicate that the proposed architecture is capable of performing real-time denoising at a frame rate of 95.65 fps for a 640 x 480 video with a power dissipation of 93.22 mW.
引用
收藏
页码:115277 / 115285
页数:9
相关论文
共 50 条
  • [1] An FPGA-Based Fully Synchronized Design of a Bilateral Filter for Real-Time Image Denoising
    Gabiger-Rose, Anna
    Kube, Matthias
    Weigel, Robert
    Rose, Richard
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (08) : 4093 - 4104
  • [2] FPGA-Based Parallel Hardware Architecture for Real-Time Image Classification
    Qasaimeh, Murad
    Sagahyroon, Assim
    Shanableh, Tamer
    [J]. IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2015, 1 (01) : 56 - 70
  • [3] REDUCED HARDWARE ARCHITECTURE OF BILATERAL FILTER FOR REAL TIME IMAGE DENOISING
    Chandni, C. S.
    Pushpakumari, R.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 769 - 774
  • [4] An FPGA-Based Fully Pipelined Bilateral Grid for Real-Time Image Denoising
    Hashimoto, Nobuho
    Takamaeda-Yamazaki, Shinya
    [J]. 2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 167 - 173
  • [5] A FPGA-based Architecture for Real-Time Image Matching
    Wang, Jianhui
    Zhong, Sheng
    Xu, Wenhui
    Zhang, Weijun
    Cao, Zhiguo
    [J]. MIPPR 2013: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION AND MEDICAL IMAGING PROCESSING, 2013, 8920
  • [6] AIDI: an Adaptive Image Denoising FPGA-based IP-core for real-time applications
    Di Carlo, Stefano
    Prinetto, Paolo
    Rolfo, Daniele
    Trotta, Pascal
    [J]. 2013 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2013, : 99 - 106
  • [7] An FPGA-based Parallel Hardware Architecture for Real-time Eye Detection
    Kim, Dongkyun
    Jung, Junhee
    Thuy Tuong Nguyen
    Kim, Daijin
    Kim, Munsang
    Kwon, Key Ho
    Jeon, Jae Wook
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 150 - 161
  • [8] An FPGA Based High Throughput Discrete Kalman Filter Architecture For Real-time Image Denoising
    Johnson, Bibin
    Thomas, Nimin
    Rani, Sheeba J.
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 55 - 60
  • [9] Accelerated FPGA-Based Vector Directional Filter for Real-Time Color Image Denoising with Enhanced Performance
    Alanazi, Turki M.
    [J]. TRAITEMENT DU SIGNAL, 2023, 40 (03) : 1251 - 1257
  • [10] A Hardware Architecture Design for Real-time Gaussian Filter
    Song, Sunmin
    Lee, SangJun
    Ko, Jae Pil
    Jeon, Jae Wook
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2014, : 626 - 629