Microfluidic Lab-on-CMOS Packaging Using Wafer-Level Molding and 3D-Printed Interconnects

被引:0
|
作者
Dawes, Jacob [1 ]
Chou, Tzu-Hsuan [1 ]
Shen, Boyu [1 ,2 ]
Johnston, Matthew L. [1 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Texas Instruments Kilby Labs, Dallas, TX 75243 USA
关键词
Microfluidics; Electromagnetic compatibility; Integrated circuit interconnections; Integrated circuits; Passivation; Packaging; Surface topography; Flow cytometry; lab-on-chip; lab-on-CMOS; microfluidics; CHIP;
D O I
10.1109/TBCAS.2024.3419804
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Lab-on-a-chip (LoC) technologies continue to promise lower cost and more accessible platforms for performing biomedical testing in low-cost and disposable form factors. Lab-on-CMOS or lab-on-microchip methods extend this paradigm by merging passive LoC systems with active complementary metal-oxide semiconductor (CMOS) integrated circuits (IC) to enable front-end signal conditioning and digitization immediately next to sensors in fluid channels. However, integrating ICs with microfluidics remains a challenge due to size mismatch and geometric constraints, such as non-planar wirebonds or flip-chip approaches in conflict with planar microfluidics. In this work, we present a hybrid packaging solution for IC-enabled microfluidic sensor systems. Our approach uses a combination of wafer-level molding and direct-write 3D printed interconnects, which are compatible with post-fabrication of planar dielectric and microfluidic layers. In addition, high-resolution direct-write printing can be used to rapidly fabricate electrical interconnects at a scale compatible with IC packaging without the need for fixed tooling. Two demonstration sensor-in-package systems with integrated microfluidics are shown, including measurement of electrical impedance and optical scattering to detect and size particles flowing through microfluidic channels over or adjacent to CMOS sensor and read-out ICs. The approach enables fabrication of impedance measurement electrodes less than 1 mm from the readout IC, directly on package surface. As shown, direct fluid contact with the IC surface is prevented by passivation, but long-term this approach can also enable fluid access to IC-integrated electrodes or other top-level IC features, making it broadly enabling for lab-on-CMOS applications.
引用
收藏
页码:821 / 833
页数:13
相关论文
共 50 条
  • [1] MEMS Wafer-Level Vacuum Packaging with Transverse Interconnects for CMOS Integration
    Lemoine, D.
    Cicek, P. -V.
    Nabki, F.
    El-Gamal, M. N.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 189 - 192
  • [2] 3D-printed optical probes for wafer-level testing of photonic integrated circuits
    Trappen, Mareike
    Blaicher, Matthias
    Dietrich, Philipp-Immanuel
    Dankwart, Colin
    Xu, Yilin
    Hoose, Tobias
    Billah, Muhammad Rodlin
    Abbasi, Amin
    Baets, Roel
    Troppenz, Ute
    Theurer, Michael
    Woerhoff, Kerstin
    Seyfried, Moritz
    Freude, Wolfgang
    Koos, Christian
    OPTICS EXPRESS, 2020, 28 (25): : 37996 - 38007
  • [3] Wafer level interconnects for 3D packaging
    Banerjee, SR
    Drayton, RF
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1513 - 1518
  • [4] 3-D stacked wafer-level packaging
    Savastiouk, Sergey, 2000, IHS Publ Group, Libertyville, IL, United States (09):
  • [5] Heterogeneous Integration of CMOS Sensors and Fluidic Networks Using Wafer-Level Molding
    Lindsay, McKay
    Bishop, Kevin
    Sengupta, Shaan
    Co, Megan
    Cumbie, Michael
    Chen, Chien-Hua
    Johnston, Matthew L.
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2018, 12 (05) : 1046 - 1055
  • [6] Wafer-level 3D interconnects via Cu bonding
    Morrow, P
    Kobrinsky, MJ
    Ramanathan, S
    Park, CM
    Harmes, M
    Ramachandrarao, V
    Park, HM
    Kloster, G
    List, S
    Kim, S
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 125 - 130
  • [7] Direct-Write 3D Printing of Interconnects for Fan-Out Wafer-Level Packaging
    Dawes, Jacob
    Johnston, Matthew L.
    2022 IEEE INTERNATIONAL CONFERENCE ON FLEXIBLE AND PRINTABLE SENSORS AND SYSTEMS (IEEE FLEPS 2022), 2022,
  • [8] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [9] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Viorel Dragoi
    Eric Pabo
    Jürgen Burggraf
    Gerald Mittendorfer
    Microsystem Technologies, 2012, 18 : 1065 - 1075
  • [10] Configurable 3D-Printed millifluidic and microfluidic 'lab on a chip' reactionware devices
    Kitson, Philip J.
    Rosnes, Mali H.
    Sans, Victor
    Dragone, Vincenza
    Cronin, Leroy
    LAB ON A CHIP, 2012, 12 (18) : 3267 - 3271