Performance improvement of SOI Tunnel-FET using pure boron and Ge pocket layer

被引:0
|
作者
Baruah, Karabi [1 ]
Baruah, Satyabrat Malla Bujar [2 ]
Baishya, Srimanta [3 ]
机构
[1] CMR Univ, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] LG Soft India, Bangalore, Karnataka, India
[3] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Band-to-band tunneling (BTBT); Cut-off-frequency; Germanium; Pocket; Pure boron; Tunnel field-effect transistor (TFET); INTERFACE-TRAP CHARGES; TFET; ANALOG/RF; IMPACT; MOSFET; SI; SIMULATION;
D O I
10.1016/j.mejo.2024.106248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article highlights the results of a source pocket-engineered heterojunction pure-boron SOI Tunnel-FET (SPPB-TFET) for low-power applications. To achieve improved performance, a novel pure-boron silicon TFET structure is considered with Silicon-Germanium source, Germanium pocket. Based on experimental data, the onstate current of a SiGe source TFET increases with increasing Ge content in SiGe. Nevertheless, the off-state leakage current increases with the Ge content of SiGe. To mitigate the problem somewhat, a Ge-pocket could be incorporated into the source near the tunneling junction. The final results provide a high current ratio (Ion/Ioff) of 1011 and a steep subthreshold swing (SS) of 18 mV/Decade at a very low supply voltage of 0.7 V. Moreover, SP-PB-TFET is suitable for high-frequency appliances due to its high cut-off frequency. This work also addresses the impact of temperature analysis and interfacial traps on device performance. The proposed SP-PB-TFET provides excellent DC and analog performance, making it suitable for low-power, high-frequency applications.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Investigation of Pocket Engineering in GNR Tunnel-FET Using Analog/RF Figures of Merit
    Ahmad, Akram
    Maurya, Ashish
    Kumar, Jitendra
    [J]. IEEE Transactions on Electron Devices, 2024, 71 (12): : 7921 - 7927
  • [2] Performance Enhancement of Dopingless Tunnel-FET based on Ge-source with High-k
    Cecil, Kanchan
    Singh, Jawar
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS, 2015, : 19 - 22
  • [3] Performance evaluation of Tunnel-FET basic amplifier circuits
    Rangel, R. S.
    Agopian, P. G. D.
    Martino, J. A.
    [J]. 2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 21 - 24
  • [4] Operational transconductance amplifier designed with nanowire tunnel-FET with Si, SiGe and Ge sources using experimental data
    de Moraes Nogueira, Alexandro
    Der Agopian, Paula Ghedini
    Martino, Joao Antonio
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (09)
  • [5] Source pocket-engineered hetero-gate dielectric SOI Tunnel FET with improved performance
    Sharma, Vanshaj
    Kumar, Sanjay
    Talukdar, Jagritee
    Mummaneni, Kavicharan
    Rawat, Gopal
    [J]. MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 143
  • [6] An Improved Semi-Classical Model to Investigate Tunnel-FET performance
    Revelant, A.
    Osgnach, P.
    Palestri, P.
    Selmi, L.
    [J]. 2013 INTERNATIONAL CONFERENCE ON SEMICONDUCTOR TECHNOLOGY FOR ULTRA LARGE SCALE INTEGRATED CIRCUITS AND THIN FILM TRANSISTORS (ULSIC VS. TFT 4), 2013, 54 (01): : 77 - 82
  • [7] Temperature analysis of Ge/Si heterojunction SOI-Tunnel FET
    Chander, Sweta
    Sinha, Sanjeet Kumar
    Kumar, Sanjay
    Singh, Prince Kumar
    Baral, Kamalaksha
    Singh, Kunal
    Jit, Satyabrat
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 110 : 162 - 170
  • [8] FIELD EFFECT TRANSISTORS: FROM MOSFET TO TUNNEL-FET ANALOG PERFORMANCE PERSPECTIVE
    Martino, Joao A.
    Agopian, Paula G. D.
    Simoen, Eddy
    Claeys, Cor
    [J]. 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [9] Influence of Germanium source on dopingless tunnel-FET for improved analog/RF performance
    Cecil, Kanchan
    Singh, Jawar
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2017, 101 : 244 - 252
  • [10] DC and RF Performance Optimization of Source Pocket Designed Hybrid-Dielectric Vertical Nanowire Tunnel-FET: Low Power Perspective
    Department of Electronics and Communication Engineering, National Institute of Technology Warangal, India
    不详
    不详
    [J]. ECS J. Solid State Sci. Technol., 2024, 12