Performance improvement of SOI Tunnel-FET using pure boron and Ge pocket layer

被引:0
|
作者
Baruah, Karabi [1 ]
Baruah, Satyabrat Malla Bujar [2 ]
Baishya, Srimanta [3 ]
机构
[1] CMR Univ, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] LG Soft India, Bangalore, Karnataka, India
[3] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
Band-to-band tunneling (BTBT); Cut-off-frequency; Germanium; Pocket; Pure boron; Tunnel field-effect transistor (TFET); INTERFACE-TRAP CHARGES; TFET; ANALOG/RF; IMPACT; MOSFET; SI; SIMULATION;
D O I
10.1016/j.mejo.2024.106248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article highlights the results of a source pocket-engineered heterojunction pure-boron SOI Tunnel-FET (SPPB-TFET) for low-power applications. To achieve improved performance, a novel pure-boron silicon TFET structure is considered with Silicon-Germanium source, Germanium pocket. Based on experimental data, the onstate current of a SiGe source TFET increases with increasing Ge content in SiGe. Nevertheless, the off-state leakage current increases with the Ge content of SiGe. To mitigate the problem somewhat, a Ge-pocket could be incorporated into the source near the tunneling junction. The final results provide a high current ratio (Ion/Ioff) of 1011 and a steep subthreshold swing (SS) of 18 mV/Decade at a very low supply voltage of 0.7 V. Moreover, SP-PB-TFET is suitable for high-frequency appliances due to its high cut-off frequency. This work also addresses the impact of temperature analysis and interfacial traps on device performance. The proposed SP-PB-TFET provides excellent DC and analog performance, making it suitable for low-power, high-frequency applications.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] Improvement in analog/RF performances of SOI TFET using dielectric pocket
    Pandey, C. K.
    Dash, D.
    Chaudhury, S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (11) : 1844 - 1860
  • [32] Implementation and Performance Analysis of Low Power 1 GHz 4-Bit Flash ADC Using III-V Tunnel-FET
    Maurya, Ashish
    Rahi, Pankaj
    Koley, Kalyan
    Kumar, Jitendra
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 42 (3) : 1352 - 1368
  • [33] A novel Ge based overlapping gate dopingless tunnel FET with high performance
    Chen, Shupeng
    Liu, Hongxia
    Wang, Shulong
    Han, Tao
    Li, Wei
    Wang, Xing
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (10)
  • [34] Improvement of RF Performance by Using Tunnel Diode Body Contact Structure in PD SOI nMOSFETs
    Lu, Kai
    Chen, Jing
    Luo, Jiexin
    Liu, Jun
    Wu, Qingqing
    Chai, Zhan
    Wang, Xi
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (01) : 15 - 17
  • [35] A novel hetero-junction Tunnel-FET using Semiconducting silicide-Silicon contact and its scalability
    Wu, Yan
    Hasegawa, Hiroyuki
    Kakushima, Kuniyuki
    Ohmori, Kenji
    Watanabe, Takanobu
    Nishiyama, Akira
    Sugii, Nobuyuki
    Wakabayashi, Hitoshi
    Tsutsui, Kazuo
    Kataoka, Yoshinori
    Natori, Kenji
    Yamada, Keisaku
    Iwai, Hiroshi
    MICROELECTRONICS RELIABILITY, 2014, 54 (05) : 899 - 904
  • [36] Improvement of Epitaxial Channel Quality on Heavily Arsenic-and Boron-doped Si surfaces and Impact on Tunnel FET Performance
    Morita, Y.
    Mori, T.
    Migita, S.
    Mizubayashi, W.
    Fukuda, K.
    Matsukawa, T.
    Endo, K.
    O'uchi, S.
    Liu, Y. X.
    Masahara, M.
    Ota, H.
    PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 182 - 185
  • [37] Performance Analysis of SOI-Tunnel FET with AlxGa1-x As Channel Material
    Chander S.
    Sinha S.K.
    Micro and Nanosystems, 2023, 15 (03) : 185 - 188
  • [38] A Comprehensive Evaluation of the Performance of Fin-type Epitaxial Tunnel Layer (ETL) Tunnel FET
    Lin, Po-Shao
    Tsui, Bing-Yue
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [39] Study the Characteristics of the Tunnel FET at 20 nm and Explore the Performance of Clock Buffers and Inverters using Tunnel FET
    Mandal, Suprovab
    Chatterjee, Sreemoyee
    Ravi, S.
    Kittur, Harish M.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [40] SixGe1-x Epitaxial Tunnel Layer Structure for P-Channel Tunnel FET Improvement
    Wang, Pei-Yu
    Tsui, Bing-Yue
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 4098 - 4104