An Analog Delay-Locked Loop with Digital Coarse Lock Incorporating Error Compensation for Fast and Robust Locking

被引:0
|
作者
Kang, Hyungmin [1 ]
Koo, Jahyun [2 ]
Woo, Jeong-Min [1 ]
Ji, Youngwoo [3 ]
Son, Hyunwoo [1 ]
机构
[1] Gyeongsang Natl Univ, Engn Res Inst ERI, Sch Elect Engn, Jinju 52828, South Korea
[2] Sejong Univ, Dept Semicond Syst Engn, Seoul 05006, South Korea
[3] Hanbat Natl Univ, Dept Elect Engn, Daejeon 34158, South Korea
基金
新加坡国家研究基金会;
关键词
analog delay-locked loop; low-resolution digital-to-analog converter; false-locking-free; digital coarse lock; error compensation; duty-cycled operation; fast lock; DLL; INTERFACE;
D O I
10.3390/electronics13132514
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an analog delay-locked loop (DLL) with a digital coarse lock and error compensation, designed to enhance locking speed in duty-cycled operation while ensuring reliability. To accelerate coarse locking speed and prevent coarse lock failure, the proposed DLL combines a low-resolution digital-to-analog converter (DAC) with an analog method for accurate lock range identification, efficiently handling scenarios where the DAC's limited resolution could lead to failure. Additionally, it enables the rapid control of voltage adjustments by disconnecting a loop filter during the coarse lock, eliminating the need for a buffer. The DLL improves the coarse lock process reliability by compensating for potential false lock errors caused by circuit non-idealities, such as residual RC delay and amplifier offset. Furthermore, it reuses the previously identified DAC input for the duty-cycled operation to significantly reduce relock time. To mitigate the risk of potential false lock resulting from changes in locking conditions, it can update the previous DAC input upon relocking, ensuring more reliable relocking. The proposed DLL, implemented in a 28 nm CMOS process, reduces initial lock and relock times by an average of 49.3% and 65.9% at a supply voltage of 0.5 V, and 42.4% and 70.2% at 1 V, respectively, compared to the conventional analog DLL.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] A Fast-lock Digital Delay-Locked Loop Controller
    Ye, Bo
    Li, Tianwang
    Han, Xingcheng
    Luo, Min
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 809 - +
  • [2] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    [J]. ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [3] A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
    Chen, Hsin-Shu
    Lin, Jyun-Cheng
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 855 - 860
  • [4] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    [J]. JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [5] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [6] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    [J]. Journal of Semiconductors, 2011, 32 (10) : 139 - 146
  • [7] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [8] A fast-lock delay-locked loop architecture with improved precharged PFD
    Lip-Kai, Soh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (02) : 149 - 154
  • [9] A fast-lock delay-locked loop architecture with improved precharged PFD
    Soh Lip-Kai
    Mohd-Shahiman Sulaiman
    Zubaida Yusoff
    [J]. Analog Integrated Circuits and Signal Processing, 2008, 55 : 149 - 154
  • [10] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +