DESIGN OF STORING AND RESTORING ARRAY DIVIDER CIRCUIT USING BINARY DECISION DIAGRAM-BASED ADDER/SUBTRACTOR CIRCUIT

被引:0
|
作者
Senthilpari, C. [1 ]
Vishnupriya
Lee, Chu-liang [1 ]
Deivasigamani, S. [2 ]
Rosalind
Narmadha, G.
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya, Selangor DE, Malaysia
[2] UCSI Univ, Fac Engn Technol & Build Environm, Kuala Lumpur, Malaysia
来源
关键词
Binary decision diagram (BDD); Delay; Latency; Non-restoring Array Divider (NRAD); Power dissipation; Storing Array Divider (RAD); Throughput; LOW-POWER; LOGIC;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The Binary Decision Diagram (BDD) based circuits are tree-structured, equally sharing the current/power in the cell, which gives reduced power dissipation and increasing speed. The proposed BDD based adder/subtractor circuits are designed and verified in such a way, which trades off the traditional way of full adder/subtractor design, and achieves the required parameters of high speed, low latency, lesser occupying area and low power in the design. The schematic circuits are obtained by using Mentor graphics Silterra 0.13 mu m. The proposed adder/subtractor circuit is implemented into a Restoring Array Divider (RAD) and Non-restoring Array Divider (NRAD) circuits for 5G base station application. The proposed full adder gives a power dissipation (32.11 nW), delay (140 ps) and occupying area (67.5 mu m2), 2 ), which is lower than other reported circuits. The proposed subtractor circuit is compared with the existing circuits, which gives more than 95% improvement in Power dissipation and 17.39% improvement in propagation delay. The layout vs. circuit schematic comparison has been performed for the proposed adder-based RAD and NRAD and evaluated for chip area, propagation delay, and power dissipation. The proposed adder/subtractor-based RAD and NRAD circuits are compared with the results of existing works. The proposed adder/subtractor circuits give 36.02% power dissipation than A, Arya et al. DAXD 99.79% and 99.74% than A. Arya et al. Approximate Divider (ADIV) and Approximate Divider 6 (ADIV6) divider model circuit. The propagation delay and area are improved by 80% in terms of delay and more than 14% in terms of area than the recent report designs.
引用
收藏
页码:1235 / 1253
页数:19
相关论文
共 39 条
  • [21] Nano-scale design of full adder and full subtractor using reversible logic based decoder circuit in quantum-dot cellular automata
    Das, Jadav Chandra
    De, Debashis
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2023, 36 (05)
  • [22] Frequency Divider Design Using CMOS-NDR-Based Chaos Circuit
    Gan, Kwang-Jow
    Wu, Ping-Feng
    Chan, Din-Yuen
    Tsai, Cher-Shiung
    Kao, Zhen-Kai
    Huang, Jian-Syong
    INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTIST, IMECS 2012, VOL II, 2012, : 1016 - 1019
  • [23] Evolution of binary decision diagrams for digital circuit design using genetic programming
    Sakanashi, H
    Higuchi, T
    Iba, H
    Kakazu, Y
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1997, 1259 : 470 - 481
  • [24] Synthesis design method of reversible logic circuit based on kronecker functional decision diagram
    Wang, Y.-R. (wangyrac@nuaa.edu.cn), 1600, Chinese Institute of Electronics (42):
  • [25] Design and implementation of a high-speed bit-serial SFQ adder based on the binary decision diagram
    Kawasaki, K
    Yoda, K
    Yoshikawa, N
    Fujimaki, A
    Terai, H
    Yorozu, S
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2003, 16 (12): : 1497 - 1502
  • [26] A 1 bit binary-decision-diagram adder circuit using single-electron transistors made by selective-area metalorganic vapor-phase epitaxy
    Miyoshi, Y
    Nakajima, F
    Motohisa, J
    Fukui, T
    APPLIED PHYSICS LETTERS, 2005, 87 (03)
  • [27] Design and analysis of the dynamic frequency divider using the BiCMOS–NDR chaos-based circuit
    Kwang-Jow Gan
    Chun-Yi Guo
    Ping-Feng Wu
    Yaw-Hwang Chen
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 9 - 19
  • [28] Design of Multiplier Circuit Using Carry Save Adder Based on Quantum-Dot Cell Automata
    Das, Jadav Chandra
    De, Debashis
    NANO, 2023, 18 (05)
  • [29] High Speed Low Power Full Adder Circuit Design Using Current Comparison Based Domino
    Ajayan, J.
    Nirmal, D.
    Sivasankari, S.
    Sivaranjani, D.
    Manikandan, M.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [30] Design and analysis of the dynamic frequency divider using the BiCMOS-NDR chaos-based circuit
    Gan, Kwang-Jow
    Guo, Chun-Yi
    Wu, Ping-Feng
    Chen, Yaw-Hwang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 9 - 19