Ultra-Scaled E-Tree-Based SRAM Design and Optimization With Interconnect Focus

被引:0
|
作者
Pei, Zhenlin [1 ]
Liu, Hsiao-Hsuan [2 ,3 ]
Mayahinia, Mahta [4 ]
Tahoori, Mehdi B. [4 ]
Catthoor, Francky [2 ,3 ]
Tokei, Zsolt
Abdi, Dawit Burusie
Myers, James
Pan, Chenyun [1 ]
机构
[1] Univ Texas Arlington, Dept Elect Engn, Arlington, TX 76010 USA
[2] imec, B-3001 Leuven, Belgium
[3] Katholieke Univ Leuven, Dept Elect Engn, B-3000 Leuven, Belgium
[4] Karlsruhe Inst Technol KIT, D-76131 Karlsruhe, Germany
基金
美国国家科学基金会;
关键词
Ultra-scaled SRAM design; E-tree; workload; graphene; benchmarking; technology/memory co-design; CO-OPTIMIZATION; TECHNOLOGY; CACHE; CU;
D O I
10.1109/TCSI.2024.3438164
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM performance is highly dominated by interconnects as technology scales down because of the significant parasitic resistance and capacitance in the interconnect. This paper introduces a framework for the co-design of technology, interconnect, and cache memory with tag array overhead, to optimize the performance of cache memory using a variety of emerging interconnect technologies. In addition, we introduce an innovative E-Tree interconnect aimed at further decreasing the average interconnect length with the consideration of realistic workloads and benchmark against its traditional H-Tree counterparts in terms of various performance metrics, such as energy-delay-area product (EDAP) or energy-delay product (EDP) in the SRAM cache memory system. A comprehensive investigation of design space is conducted, employing realistic, deeply scaled subarray designs across a range of cutting-edge technology nodes. Furthermore, the case study examines various cache memory system design parameters to assess the true potential of emerging interconnect technologies in achieving optimal performance at the cache memory system.
引用
收藏
页码:4597 / 4610
页数:14
相关论文
共 50 条
  • [1] DNA-Based Conductors: From Materials Design to Ultra-Scaled Electronics
    Wang, Kexin
    Deng, Pu
    Lin, Huili
    Sun, Wei
    Shen, Jie
    SMALL METHODS, 2024,
  • [2] On the 6T-SRAM cells degradation characterization in ultra-scaled CMOS technologies
    Nowak, E.
    Denais, M.
    Gierczynski, N.
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 668 - +
  • [3] Analysis of electrical characteristics and proposal of design guide for ultra-scaled nanoplate vertical FET and 6T-SRAM
    Seo, Youngsoo
    Kim, Shinkeun
    Ko, Kyul
    Woo, Changbeom
    Kim, Minsoo
    Lee, Jangkyu
    Kang, Myounggon
    Shin, Hyungcheol
    SOLID-STATE ELECTRONICS, 2018, 140 : 69 - 73
  • [4] Design of broadband inductorless LNAs in ultra-scaled CMOS technologies
    Bevilacqua, Andrea
    Carnponeschi, Matteo
    Tiebout, Marc
    Gerosa, Andrea
    Neviani, Andrea
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1300 - +
  • [5] Multiscale Metrology and Optimization of Ultra-Scaled InAs Quantum Well FETs
    Kharche, Neerav
    Klimeck, Gerhard
    Kim, Dae-Hyun
    del Alamo, Jesus A.
    Luisier, Mathieu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) : 1963 - 1971
  • [6] Physics-based compact model for ultra-scaled FinFETs
    Yesayan, Ashkhen
    Pregaldiny, Fabien
    Chevillon, Nicolas
    Lallement, Christophe
    Sallese, Jean-Michel
    SOLID-STATE ELECTRONICS, 2011, 62 (01) : 165 - 173
  • [7] On the Design Challenges of Class-C Oscillators in Ultra-Scaled CMOS Technologies
    Zugno, Nicolo
    Brandonisio, Francesco
    Niederfriniger, Thomas
    Bevilacqua, Andrea
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 129 - 132
  • [8] Quantum effects along the channel of ultra-scaled Si-based MOSFETs?
    Chen, WQ
    Ouyang, QQ
    Register, LF
    Banerjee, SK
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 291 - 294
  • [9] Statistical Modeling of Ultra-Scaled Donor-Based Silicon Phosphorus Devices
    Tan, Yui-Hong Matthias
    Ryu, Hoon
    Weber, Bent
    Lee, Sunhee
    Rahman, Rajib
    Hollenberg, Lloyd C. L.
    Simmons, Michelle Y.
    Klimeck, Gerhard
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [10] DTCO and TCAD for a 12 Layer-EUV Ultra-Scaled Surrounding Gate Transistor 6T-SRAM
    Matagne, P.
    Nakamura, H.
    Kim, M-S
    Kikuchi, Y.
    Huynh-Bao, T.
    Tao, Z.
    Li, W.
    Devriendt, K.
    Ragnarsson, L-A
    Boemmels, J.
    Mallik, A.
    Altamirano-Sachez, A. E.
    Sebaai, F.
    Lorant, C.
    Jourdan, N.
    Porret, C.
    Mocuta, D.
    Harada, N.
    Masuoka, F.
    2018 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2018), 2018, : 45 - 48