Ultra-Scaled E-Tree-Based SRAM Design and Optimization With Interconnect Focus

被引:0
|
作者
Pei, Zhenlin [1 ]
Liu, Hsiao-Hsuan [2 ,3 ]
Mayahinia, Mahta [4 ]
Tahoori, Mehdi B. [4 ]
Catthoor, Francky [2 ,3 ]
Tokei, Zsolt
Abdi, Dawit Burusie
Myers, James
Pan, Chenyun [1 ]
机构
[1] Univ Texas Arlington, Dept Elect Engn, Arlington, TX 76010 USA
[2] imec, B-3001 Leuven, Belgium
[3] Katholieke Univ Leuven, Dept Elect Engn, B-3000 Leuven, Belgium
[4] Karlsruhe Inst Technol KIT, D-76131 Karlsruhe, Germany
基金
美国国家科学基金会;
关键词
Ultra-scaled SRAM design; E-tree; workload; graphene; benchmarking; technology/memory co-design; CO-OPTIMIZATION; TECHNOLOGY; CACHE; CU;
D O I
10.1109/TCSI.2024.3438164
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM performance is highly dominated by interconnects as technology scales down because of the significant parasitic resistance and capacitance in the interconnect. This paper introduces a framework for the co-design of technology, interconnect, and cache memory with tag array overhead, to optimize the performance of cache memory using a variety of emerging interconnect technologies. In addition, we introduce an innovative E-Tree interconnect aimed at further decreasing the average interconnect length with the consideration of realistic workloads and benchmark against its traditional H-Tree counterparts in terms of various performance metrics, such as energy-delay-area product (EDAP) or energy-delay product (EDP) in the SRAM cache memory system. A comprehensive investigation of design space is conducted, employing realistic, deeply scaled subarray designs across a range of cutting-edge technology nodes. Furthermore, the case study examines various cache memory system design parameters to assess the true potential of emerging interconnect technologies in achieving optimal performance at the cache memory system.
引用
收藏
页码:4597 / 4610
页数:14
相关论文
共 50 条
  • [21] Performance Degradation due to Thicker Physical Layer of High k Oxide in Ultra-scaled MOSFETs and Mitigation through Electrostatics Design
    Salmani-Jelodar, Mehdi
    Kim, SungGeun
    Ng, Kwok
    Klimeck, Gerhard
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [22] SOPA: Search Optimization Based Predictive Approach for Design Optimization in FinFET/SRAM
    Girish, H.
    Shashikumar, D. R.
    ARTIFICIAL INTELLIGENCE AND ALGORITHMS IN INTELLIGENT SYSTEMS, 2019, 764 : 21 - 29
  • [23] New interconnect structure design methodology by Layout-design-based Interconnect Structure Optimization System (LADINOS)
    Kobayashi, S
    Edahiro, M
    Hayashi, Y
    PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 12 - 14
  • [24] Design and Analysis of Ultra-Thin-Body SOI Based Subthreshold SRAM
    Hu, Vita Pi-Ho
    Wu, Yu-Sheng
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    ISLPED 09, 2009, : 9 - 14
  • [25] Carbon Nanotube SRAM in 5-nm Technology Node Design, Optimization, and Performance Evaluation--Part II: CNT Interconnect Optimization
    Chen, Rongmei
    Chen, Lin
    Liang, Jie
    Cheng, Yuanqing
    Elloumi, Souhir
    Lee, Jaehyun
    Xu, Kangwei
    Georgiev, Vihar P.
    Ni, Kai
    Debacker, Peter
    Asenov, Asen
    Todri-Sanial, Aida
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (04) : 440 - 448
  • [26] Development of robust interconnect model based on design of experiments and multiobjective optimization
    Zhang, Q
    Liou, JJ
    McMacken, J
    Thomson, J
    Layman, P
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (09) : 1885 - 1891
  • [27] Designing 3D Tree-based FPGA: Interconnect Optimization And Thermal Analysis
    Pangracious, Vinod
    Mehrez, Habib
    Marakchi, Zied
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [28] Modeling and Optimization of SRAM-based In-Memory Computing Hardware Design
    Saikia, Jyotishman
    Yin, Shihui
    Cherupally, Sai Kiran
    Zhang, Bo
    Meng, Jian
    Seok, Mingoo
    Seo, Jae-Sun
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 942 - 947
  • [29] Exploration And Optimization of Heterogeneous Interconnect Fabric of 3D Tree-based FPGA
    Pangracious, Vinod
    Marrakchi, Zied
    Beltaief, Nizar
    Mehrez, Habib
    Farooq, Umer
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [30] Ultra-scaled and High-density 1-nm Node 6T-SRAM Cell by Lateral-and-Complementary FETs (LC-FETs) with only 21 F2
    Cheng, Kai-Wen
    Liu, You-Jin
    Hsieh, E. Ray
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,