Gate all around carbon nanotube field effect transistor espoused discrepancy cascode pass transistor adiabatic logic for ultra-low power application

被引:0
|
作者
Jyothi, B. [1 ]
Reddy, B. V. Ramana [2 ]
Jhamb, Mansi [1 ]
机构
[1] GGSIPU, USIC&T, Dept Elect & Commun Engn, Delhi, India
[2] NIT, Kurukshetra, Haryana, India
关键词
Adiabatic logic; Half adder; Full adder; Wallace tree Multiplier and carry-skip adder;
D O I
10.1016/j.vlsi.2024.102260
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advances in wearable technology, IoT, and mobile applications have increased the demand for ultra-low-power electronic devices. Adiabatic Logic Circuit (ALC) is a design technique utilized in digital circuits to decrease the power consumption by decreasing the dynamic power dissipation. Current technologies face challenges in achieving both high performance and ultra-low power consumption. This research work introduces a novel approach in digital circuit design, specifically the Gate All-around Carbon Nanotube Field Effect Transistor with Discrepancy Cascode Pass Transistor Adiabatic Logic (GAA-CNTFET-DCPTAL), tailored for ultra-low power applications. This design operates efficiently with a four-phase Power Clock (PC) and demonstrates remarkable performance by achieving operation frequencies of up to 1 GHz while minimizing energy dissipation. GAACNTFET provides superior electrostatic control and high carrier mobility, reducing leakage currents and enhancing switching speeds. Simultaneously, Discrepancy Cascode Pass Transistor Adiabatic Logic (DCPTAL) uses adiabatic logic principles and a cascode structure to minimize energy dissipation during switching events. The technology node of proposed model is 10 nm. The software used for assessment is HSPICE is used for the simulation and validation of the proposed design. The proposed GAA-design attains 25.36 %, 14.28 %, and 16.06 % lower average power analyzed with existing techniques, such as Design with Evaluation of Clocked Differential Adiabatic Logic Families for the applications of low Power (DE-CDAL-LPA), Adiabatic logic-base strong ARM comparator for ultra-low power applications (AL-SARM-ULPA) and Analysis of 2PADCL Energy Recovery Logic for Ultra Low Power VLSI Design for SOC with Embedded Applications (2PADCL-ULP-VLSI) respectively.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] A Novel Germanium-Around-Source Gate-All-Around Tunnelling Field-Effect Transistor for Low-Power Applications
    Han, Ke
    Long, Shanglin
    Deng, Zhongliang
    Zhang, Yannan
    Li, Jiawei
    MICROMACHINES, 2020, 11 (02)
  • [22] A Simplified Surface Potential Based Current Model for Gate-All-Around Carbon Nanotube Field Effect Transistor (GAA-CNFET)
    Dixit, Ankita
    Gupta, Navneet
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2021, 14 (02): : 159 - 168
  • [23] Voltage Differencing Transconductance Amplifier based Ultra-Low Power, Universal Filters and Oscillators using 32 nm Carbon Nanotube Field Effect Transistor Technology
    Mamatov, Islombek
    Ozcelep, Yasin
    Kacar, Firat
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2020, 50 (04): : 233 - 241
  • [24] A review on carbon nanotube field effect transistors (CNTFETs) for ultra-low power applications
    Prakash, P.
    Sundaram, K. Mohana
    Bennet, M. Anto
    RENEWABLE & SUSTAINABLE ENERGY REVIEWS, 2018, 89 : 194 - 203
  • [25] Performance Investigation of SRAM Cells Based on Gate-all-around (GAA) Si Nanowire Transistor for Ultra-low Voltage Applications
    Ou, Jiaojiao
    Huang, Ru
    Liu, Yuchao
    Wang, Runsheng
    Wang, Yangyuan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 823 - 825
  • [26] Novel Gate-All Around Triangular Channel Horizontal Nano wire Field-Effect Transistor For Low Power Memories
    Chopra, Shivani
    Subramaniam, Subha
    Joshi, Sangeeta M.
    Awale, R. N.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 54 - 59
  • [27] Investigation of Schottky Barrier, Conventional and Tunnel Carbon Nanotube Field Effect Transistor for Low Power Design
    Rani, Suman
    Singh, Balwinder
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (01) : 76 - 82
  • [28] The active modulation of drug release by an ionic field effect transistor for an ultra-low power implantable nanofluidic system
    Bruno, Giacomo
    Canavese, Giancarlo
    Liu, Xuewu
    Filgueira, Carly S.
    Sacco, Adriano
    Demarchi, Danilo
    Ferrari, Mauro
    Grattoni, Alessandro
    NANOSCALE, 2016, 8 (44) : 18718 - 18725
  • [29] An Ultra-Low Power MOS2 Tunnel Field Effect Transistor PLL Design for IoT Applications
    Adesina, Naheem Olakunle
    Srivastava, Ashok
    Khan, Md Azmot Ullah
    Xu, Jian
    2021 IEEE INTERNATIONAL IOT, ELECTRONICS AND MECHATRONICS CONFERENCE (IEMTRONICS), 2021, : 25 - 30
  • [30] Ultra Low Power and High Speed Electronic Circuits Using Double Gate Tunnel Field Effect Transistor
    Ch. Pavan Kumar
    K. Sivani
    Journal of The Institution of Engineers (India): Series B, 2025, 106 (2) : 713 - 733