Technology Development of Wafer-level Ultra-high Density Fan-out (UHDFO) Package

被引:0
|
作者
Fu, Dongzhi [1 ]
Ma, Shuying [1 ]
Zhao, Yanjiao [1 ]
Yang, Shiquan [1 ]
Shen, Jiulin [1 ]
Xiao, Zhiyi [1 ]
机构
[1] Huatian Technol Kunshan Elect Co Ltd, Kunshan, Peoples R China
关键词
UHDFO; RDL; FC bonding; underfill; molding;
D O I
10.1109/ICEPT59018.2023.10491938
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Driven by the rapid development of artificial intelligence, high-performance computing, fanout packaging technology is constantly developing towards fine pitch RDL, multi-layer RDL stacking, high I/O density, and low wafer warpage. UHDFO packaging technology is one of the important choices to solve the above problems. To develop UHDFO packaging technology, we have designed a test vehicle with a package size of 15mm * 15mm, which integrates nine 3.17mm*3.17mm chips with a bump diameter/pitch of 70um/200um respectively. In this work, the four layer stacking RDL 2um/2um process based on the redistribution layer (RDL) first scheme was developed, and the RDL morphology was well controlled; The FC bonding process for wafer reconstruction and electrical interconnection has been developed; The wafer-level underfill process has been developed for filling the bump gaps and buffering stress; The wafer-level molding process for protecting chips and supporting reconstructed wafers has been developed; Laser debonding, release layer cleaning, anti-reflective layer cleaning, and ball planting processes have been successfully developed. We believe that UHDFO packaging technology will play a crucial role in the increasingly prosperous fields of artificial intelligence.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Warpage and Thermal Characterization of Fan-out Wafer-Level Packaging
    Lau, John
    Li, Ming
    Tian, DeWen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, JiYuen
    Cheung, Ken
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 595 - 602
  • [22] Warpage and Thermal Characterization of Fan-Out Wafer-Level Packaging
    Lau, John H.
    Li, Ming
    Tian, Dewen
    Fan, Nelson
    Kuah, Eric
    Kai, Wu
    Li, Margie
    Hao, J.
    Cheung, Yiu Ming
    Li, Zhang
    Tan, Kim Hwee
    Beica, Rozalia
    Taylor, Thomas
    Ko, Cheng-Ta
    Yang, Henry
    Chen, Yu-Hua
    Lim, Sze Pei
    Lee, Ning Cheng
    Ran, Jiang
    Xi, Cao
    Wee, Koh Sau
    Yong, Qingxiang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (10): : 1729 - 1738
  • [23] Newly Developed Ultra Thin Fan-Out Wafer Level Package for PoP Usage
    Shimamoto, H.
    Soga, K.
    Takemra, K.
    Yanagisawa, H.
    Asai, S.
    Kondo, K.
    Sugo, M.
    Kato, H.
    Matsuda, Y.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 30 - 33
  • [24] Fan-out Wafer-level Technology A New Trajectory for Moore's Law scaling
    Pendse, Rajendra D.
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 134 - 134
  • [25] Die Shift Assessment of Reconstituted Wafer for Fan-Out Wafer-Level Packaging
    Cheng, Hsien-Chie
    Chung, Chia-Heng
    Chen, Wen-Hwa
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (01) : 136 - 145
  • [26] Potentials of a SiC Fan-out Wafer Level Package for High Power Application
    Mackowiak, Piotr
    Wittler, Olaf
    Braun, Tanja
    Conrad, Janine
    Schiffer, Michael
    Schneider-Ramelow, Martin
    2022 IEEE 9TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC, 2022, : 45 - 48
  • [27] EFFECT OF HIGH TEMPERATURE STORAGE ON FAN-OUT WAFER LEVEL PACKAGE STRENGTH
    Xu, Cheng
    Zhong, Z. W.
    Choi, W. K.
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [28] Fan-Out Wafer Level Chip Scale Package Testing
    Chen, Hao
    Lin, Hung-Chih
    Wang, Min-Jer
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 84 - 89
  • [29] Latest material technologies for Fan-Out Wafer Level Package
    Watanabe, Itaru
    Kouda, Masaya
    Makihara, Koji
    Shinozaki, Hiroki
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [30] Through Mold Interconnects for Fan-out Wafer Level Package
    Ho, Soon Wee
    Wai, Leong Ching
    Sek, Soon Ann
    Cereno, Daniel Ismael
    Lau, Boon Long
    Hsiao, Hsiang-Yao
    Chai, Tai Chong
    Rao, Vempati Srinivasa
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 51 - 56