Advancements in Perceptron Hardware for Efficient Implementation in Artificial Neural Network

被引:0
|
作者
Mohaidat, Tamador [1 ]
Khalil, Kasem [1 ]
机构
[1] Univ Mississippi, Dept Elect & Comp Engn, University, MS 38677 USA
关键词
Artificial neural networks; Feedback Perceptron; Self-Healing Perceptron;
D O I
10.1109/ICMI60790.2024.10585788
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The quest for efficient hardware implementations of perceptrons in artificial neural networks (ANNs) is driven by the increasing demand for real-time processing and low-power computing. In the Master's thesis, the aim is to develop the hardware implementation of perceptron within a neural network. To do so, innovative hardware-based approaches are explored to optimize perceptron networks, focusing on enhancing accuracy, reliability, and fault tolerance while minimizing resource requirements and power consumption. The "Feedback Perceptron" introduces a transformative alteration to the perceptron's hardware architecture, elevating system accuracy by integrating a gain factor. The "Self-Healing Perceptron" proposes a fault-recovery mechanism, enhancing fault tolerance within the network. Both approaches aim to significantly improve accuracy, reliability, and fault tolerance while maintaining manageable hardware complexity. Implementation in Verilog HDL on the Xilinx Virtex-7 platform, using datasets like MNIST and Heart Attack-related data, demonstrates notable improvements in accuracy, showcasing the potential of these approaches to advance perceptron network capabilities.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] Neural network implementation in hardware using FPGAs
    Sahin, Suhap
    Becerikli, Yasar
    Yazici, Suleyman
    NEURAL INFORMATION PROCESSING, PT 3, PROCEEDINGS, 2006, 4234 : 1105 - 1112
  • [22] A Hardware Implementation of SOM Neural Network Algorithm
    Yi, Qian
    2018 INTERNATIONAL CONFERENCE ON SENSOR NETWORKS AND SIGNAL PROCESSING (SNSP 2018), 2018, : 508 - 511
  • [23] Hardware Aspects of Parallel Neural Network Implementation
    Kouretas, I
    Paliouras, V
    2021 10TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2021,
  • [24] Implementation of artificial neural networks on a reconfigurable hardware accelerator
    Porrmann, M
    Witkowski, U
    Kalte, H
    Rückert, U
    10TH EUROMICRO WORKSHOP ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, PROCEEDINGS, 2002, : 243 - 250
  • [25] FPGA implementation of a multilayer perceptron neural network using VHDL
    Taright, Y
    Hubin, M
    ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 1311 - 1314
  • [26] Implementation of artificial neural networks into hardware: Concepts and limitations
    Goser, KF
    MATHEMATICS AND COMPUTERS IN SIMULATION, 1996, 41 (1-2) : 161 - 171
  • [27] FPGA implementation of a multilayer perceptron neural network using VHDL
    Taright, Yamina
    Hubin, Michel
    International Conference on Signal Processing Proceedings, ICSP, 1998, 2 : 1311 - 1314
  • [28] Efficient Hardware Implementation of Nonlinear Moving-horizon State Estimation with Artificial Neural Networks
    Vatanabe Brunello, Rafael Koji
    Sampaio, Renato Coral
    Llanos, Carlos H.
    Coelho, Leandro dos Santos
    Hultmann Ayala, Helon Vicente
    IFAC PAPERSONLINE, 2020, 53 (02): : 7813 - 7818
  • [29] Efficient Hardware Implementation of Artificial Neural Networks Using Approximate Multiply-Accumulate Blocks
    Nojehdeh, Mohammadreza Esmali
    Aksoy, Levent
    Altun, Mustafa
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 96 - 101
  • [30] Compact yet efficient hardware architecture for multilayer-perceptron neural networks
    Da Silva R.M.
    Nedjah N.
    De Macedo Mourelle L.
    Controle y Automacao, 2011, 22 (06): : 647 - 663