A High-Resolution Pipelined-SAR ADC Using Cyclically Charged Floating Inverter Amplifier

被引:0
|
作者
Park, Changjoo [1 ]
Kim, Jeongmyeong [1 ]
Kang, Kyounghun [1 ]
Yang, Minkyu [1 ]
Moon, Byeongmin [1 ]
Lee, Siheon [1 ]
Jung, Wanyeong [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
Reservoirs; Capacitors; Energy efficiency; Inverters; Capacitance; Switches; Voltage; ADC; energy-efficient ADC; floating inverter amplifier (FIA); pipelined-SAR ADC; residue amplifier; CMOS;
D O I
10.1109/JSSC.2024.3419759
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an energy-efficient and easily adjustable floating-inverter amplifier (FIA), named the cyclically charged FIA (CC-FIA). Its bias point can be adjusted to a stable operating region by reusing multiple switched capacitors, which allows for enhancing current efficiency (g(m)/I-D) by setting its bias point in the near- or sub-threshold region. Easy reconfiguration of bias points enables maximizing amplifier energy efficiency across different sampling frequencies for event-driven ADC. The proposed FIA also features a stable and easily tuned open-loop gain, eliminating stability issues in closed-loop configurations and further enhancing its energy efficiency. It occupies a significantly smaller area than conventional FIAs because each reservoir capacitor pumps charge to the amplifier multiple times. The CC-FIA is implemented in a pipelined-SAR ADC as an open-loop residue amplifier and fabricated in a 65-nm CMOS process. The prototype ADC achieves an SNDR of 74.0 dB and an SFDR of 85.5 dB at a sampling frequency of 2 MS/s. The ADC consumes 72.3 mu W at a supply voltage of 1.2 V, resulting in a Schreier figure-of-merit of 175.4 dB.
引用
收藏
页码:3242 / 3252
页数:11
相关论文
共 50 条
  • [1] Modeling of High-Resolution Data Converter: Two-Step Pipelined-SAR ADC based on ISDM
    Gao, Bo
    Li, Xin
    Sun, Jie
    Wu, Jianhui
    [J]. ELECTRONICS, 2020, 9 (01)
  • [2] A Single-Amplifier Dual-Residue Pipelined-SAR ADC
    Seo, Min-Jae
    [J]. ELECTRONICS, 2021, 10 (04) : 1 - 14
  • [3] A Bandwidth-Adaptive Pipelined SAR ADC With Three-Stage Cascoded Floating Inverter Amplifier
    Tang, Xiyuan
    Yang, Xiangxing
    Liu, Jiaxin
    Wang, Zongnan
    Shi, Wei
    Pan, David Z.
    Sun, Nan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) : 2564 - 2574
  • [4] A 14b 500 MS/s Single-Channel Pipelined-SAR ADC With Reference Ripple Mitigation Techniques and Adaptively Biased Floating Inverter Amplifier
    Jiang, Wenning
    Zhu, Yan
    Chen, Chixiao
    Xu, Hao
    Liu, Qi
    Liu, Ming
    Martins, Rui P.
    Chan, Chi-Hang
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (10) : 2709 - 2721
  • [5] All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture
    Zhou, Jingpeng
    Wang, Peng
    Luo, Zhiqiang
    Li, Fule
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [6] A 14bit 320MS/s pipelined-SAR ADC based on multiplexing of dynamic amplifier
    Chu, Honghao
    Li, Fule
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 628 - 631
  • [7] A Pipelined Noise-Shaping SAR ADC Using Ring Amplifier
    Lee, Juyong
    Lee, Seungjun
    Kim, Kihyun
    Chae, Hyungil
    [J]. ELECTRONICS, 2021, 10 (16)
  • [8] High-resolution floating-point ADC
    Groza, VZ
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (06) : 1822 - 1829
  • [9] High-Resolution SAR ADC With Enhanced Linearity
    Fan, Hua
    Maloberti, Franco
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (10) : 1142 - 1146
  • [10] A High-Speed Pipelined-SAR ADC with Resistor-based Self-biasing RAMP
    Yan, Yan
    Xu, Hongliang
    Jin, Jing
    [J]. 2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS (ICCCAS 2018), 2018, : 378 - 382