SILC and TDDB reliability of novel low thermal budget RMG gate stacks

被引:0
|
作者
Vici, Andrea [1 ,2 ]
Degraeve, Robin [2 ]
Horiguchi, Naoto [2 ]
De Wolf, Ingrid [1 ,2 ]
Franco, Jacopo [2 ]
机构
[1] Katholieke Univ Leuven, B-3001 Leuven, Belgium
[2] IMEC, B-3001 Leuven, Belgium
关键词
Dielectric breakdown; low thermal budget gate stack; sequential 3-D integration; SILC; stacked CMOS; High-kappa/Metal Gate stack; TRAP GENERATION; OXIDE; DEGRADATION;
D O I
10.1109/IRPS48228.2024.10529347
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication of gate stacks with a low-thermal budget is crucial for enabling upcoming CMOS technology innovations such as sequential 3D integration and CFETs. In this study, we explore the impact of different low-thermal gate stack treatments on SILC and TDDB of HKMG stacks. We compare low thermal budget gate stacks with hydrogen radical treatments, recently introduced to improve the pMOS NBTI reliability, or with a post-deposition anneal at reduced temperature against a standard high thermal budget reference gate stack. We show that, while the former ones yield only minor improvement in TDDB lifetime, the latter treatment matches the TDDB reliability of the high-temperature reference, and thus provides a TDDB solution for low thermal budget CMOS RMG at competitive EOTs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] High-reliability and low-noise amorphous-silicon gate with a novel clock-driving methodology
    Chiang, Chien-Hsueh
    Li, Yiming
    JOURNAL OF INFORMATION DISPLAY, 2014, 15 (01) : 5 - 11
  • [42] Gate-First High-Performance Germanium nMOSFET and pMOSFET Using Low Thermal Budget Ion Implantation After Germanidation Technique
    Chang, Wen-Hsin
    Ota, Hiroyuki
    Maeda, Tatsuro
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (03) : 253 - 256
  • [43] INTEGRATION OF PLASMA-ASSISTED AND RAPID THERMAL-PROCESSING FOR LOW-THERMAL BUDGET PREPARATION OF ULTRA-THIN DIELECTRICS FOR STACKED-GATE DEVICE STRUCTURES
    LUCOVSKY, G
    MA, Y
    HATTANGADY, SV
    LEE, DR
    LU, Z
    MISRA, V
    WORTMAN, JJ
    JING, Z
    WHITTEN, JL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1994, 33 (12B): : 7061 - 7070
  • [44] LaSiOx- and Al2O3-Inserted Low-Temperature Gate-Stacks for Improved BTI Reliability in 3-D Sequential Integration
    Wu, Zhicheng
    Franco, Jacopo
    Vandooren, Anne
    Arimura, Hiroaki
    Ragnarsson, Lars-Ake
    Roussel, Philippe
    Ben Kaczer
    Linten, Dimitri
    Collaert, Nadine
    Groeseneken, Guido
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 915 - 921
  • [45] A high reliability and low loss 3-phase gate driver IC with a novel soft gate drive circuit for 42V motor generator system
    Inaba, M
    Sakano, J
    Miyazaki, H
    Iwamura, M
    Maeda, Y
    Mashino, K
    Nagai, Y
    Mori, M
    ISPSD'03: 2003 IEEE 15TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS PROCEEDINGS, 2003, : 97 - 100
  • [46] A novel dual-doping floating-gate (DDFG) flash memory featuring low power and high reliability application
    Li, Yan
    Huang, Ru
    Cai, Yimao
    Zhou, Falong
    Shan, Xiaonan
    Zhang, Xing
    Wang, Yangyuan
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (07) : 622 - 624
  • [47] Ultrathin aluminum oxide gate dielectric on N-type 4H-SiC prepared by low thermal budget nitric acid oxidation
    Huang, SW
    Hwu, JG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (11) : 1877 - 1882
  • [48] Ultra low thermal budget rapid thermal processing for thin gate oxide dielectrics:: Reduction of suboxide transition regions in low temperature processed Si/SiO2 structures by a 900°C 30 second rapid thermal anneal
    Lucovsky, G
    Hinds, B
    RAPID THERMAL AND INTEGRATED PROCESSING VI, 1997, 470 : 355 - 360
  • [49] Low thermal budget elevated source/drain technology utilizing novel solid phase epitaxy and selective vapor phase etching
    Miyano, K
    Mizushima, I
    Hokazono, A
    Ohuchi, K
    Tsunashima, Y
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 433 - 436
  • [50] Optimized Ultra-Low Thermal Budget Process Flow for Advanced High-K/Metal Gate First CMOS Using Laser-Annealing Technology
    Ortolland, C.
    Ragnarsson, L. -A.
    Favia, P.
    Richard, O.
    Kerner, C.
    Chiarella, T.
    Rosseel, E.
    Okuno, Y.
    Akheyar, A.
    Tseng, J.
    Everaert, J. -L.
    Schram, T.
    Kubicek, S.
    Aoulaiche, M.
    Cho, M. J.
    Absil, P. P.
    Biesemans, S.
    Hoffmann, T.
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 38 - 39