A Fractional-N PLL for Multi-phase Clock Generation with Loop Bandwidth Enhancement

被引:0
|
作者
Nagasue, Reo [1 ]
Mizuno, Isamu [1 ]
Kishida, Ryo [1 ]
Iwata, Tatsuya [1 ]
Yoshikawa, Takefumi [1 ]
机构
[1] Toyama Prefectural Univ, Grad Sch Engn, 5180 Kurokawa, Imizu, Toyama 9390398, Japan
关键词
Fractional-N PLL; Delta-Sigma modulator; DLL; multi-phase VCO; loop bandwidth enhancement; SYNTHESIZER;
D O I
10.1109/ISCAS58744.2024.10558144
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper describes a Fractional-N Phase Locked Loop (PLL) for multi-phase (=M) clock generation by reducing capacitor area. The M-phase clocks from the Voltage Controlled Ring Oscillator (VCO) have a frequency between N and N+1 times of a reference clock by second-order Delta Sigma Modulator (DSM). The reference clock is divided into M-phase clocks by Delay Locked Loop (DLL). The DSM assigns N or N+1 to a programmable divider (DIV), and the M DIV and DSM are prepared to feed M-phase divided VCO clocks. The divided VCO clocks and the reference clocks are compared respectively during one cycle of the input clock. This PLL system is equivalent to multiplying the input clock frequency by M, and the loop bandwidth of the PLL can be wider (xM) by reducing the capacitance value to one-Mth (divided by M) in a loop filter (LF). To achieve the system, i) the divided VCO clocks should be generated by adding appropriate delay, and ii) the threshold value of each DSM has to be set properly. Measurement results of a test chip show equivalent frequency fluctuation and phase jitter of VCO clocks between conventional PLL with capacitance value C and the proposed PLL with capacitance value C divided by M.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    Xizhen, Yin
    Xiao Shimao
    Jin Yuhua
    Wu Qiwu
    Ma Chengyan
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (04)
  • [22] A Fast-ettling Fractional-N PLL with Presetting Frequency and Dynamic Bandwidth Control
    Li, Yao
    Zhou, Bo
    Zhao, Fuyuan
    FUZZY SYSTEMS AND DATA MINING V (FSDM 2019), 2019, 320 : 1004 - 1011
  • [23] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    尹喜珍
    肖时茂
    金玉花
    吴启武
    马成炎
    叶甜春
    Journal of Semiconductors, 2012, 33 (04) : 117 - 123
  • [24] Behavioral Simulation of Fractional-N PLL Frequency Synthesizers: Phase Approach
    Bruzdzinski, J.
    Gronicz, J.
    Aaltonen, L.
    Halonen, K.
    BEC 2008: 2008 INTERNATIONAL BIENNIAL BALTIC ELECTRONICS CONFERENCE, PROCEEDINGS, 2008, : 121 - 124
  • [25] A Fractional-N PLL modulator with flexible direct digital phase modulation
    Ferriss, Mark
    Lin, David T.
    Flynn, Michael P.
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 49 - 52
  • [26] A 32-kHz-Reference 2.4-GHz Fractional-N Oversampling PLL With 200-kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Pang, Jian
    Liu, Hanli
    Miyahara, Masaya
    Shirane, Atsushi
    Okada, Kenichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) : 3741 - 3755
  • [27] Novel fractional-N PLL frequency synthesizer with reduced phase error
    Sumi, Y
    Obote, S
    Tsuda, K
    Syoubu, K
    Fukui, Y
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 45 - 48
  • [28] A fast and efficient constant loop bandwidth with proposed PFD and pulse swallow divider circuit in ΔΣ fractional-N PLL frequency synthesizer
    Hati, Manas Kumar
    Bhattacharyya, Tarun Kanti
    MICROELECTRONICS JOURNAL, 2017, 61 : 21 - 34
  • [29] A 32kHz-Reference 2.4GHz Fractional-N Oversampling PLL with 200kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Shirane, Atsushi
    Okada, Kenichi
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 454 - +
  • [30] Theory of PLL fractional-N frequency synthesizers
    Marques, A
    Steyaert, M
    Sansen, W
    WIRELESS NETWORKS, 1998, 4 (01) : 79 - 85