A Fractional-N PLL for Multi-phase Clock Generation with Loop Bandwidth Enhancement

被引:0
|
作者
Nagasue, Reo [1 ]
Mizuno, Isamu [1 ]
Kishida, Ryo [1 ]
Iwata, Tatsuya [1 ]
Yoshikawa, Takefumi [1 ]
机构
[1] Toyama Prefectural Univ, Grad Sch Engn, 5180 Kurokawa, Imizu, Toyama 9390398, Japan
关键词
Fractional-N PLL; Delta-Sigma modulator; DLL; multi-phase VCO; loop bandwidth enhancement; SYNTHESIZER;
D O I
10.1109/ISCAS58744.2024.10558144
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper describes a Fractional-N Phase Locked Loop (PLL) for multi-phase (=M) clock generation by reducing capacitor area. The M-phase clocks from the Voltage Controlled Ring Oscillator (VCO) have a frequency between N and N+1 times of a reference clock by second-order Delta Sigma Modulator (DSM). The reference clock is divided into M-phase clocks by Delay Locked Loop (DLL). The DSM assigns N or N+1 to a programmable divider (DIV), and the M DIV and DSM are prepared to feed M-phase divided VCO clocks. The divided VCO clocks and the reference clocks are compared respectively during one cycle of the input clock. This PLL system is equivalent to multiplying the input clock frequency by M, and the loop bandwidth of the PLL can be wider (xM) by reducing the capacitance value to one-Mth (divided by M) in a loop filter (LF). To achieve the system, i) the divided VCO clocks should be generated by adding appropriate delay, and ii) the threshold value of each DSM has to be set properly. Measurement results of a test chip show equivalent frequency fluctuation and phase jitter of VCO clocks between conventional PLL with capacitance value C and the proposed PLL with capacitance value C divided by M.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Fractional-N phase locked loop and applications
    Gu, Richard
    Ramaswamy, Sridhar
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 327 - 332
  • [12] Phase error determination in GMSK modulated fractional-N PLL
    Camino, L
    Ramet, S
    Begueret, JB
    Deval, Y
    Fouillat, P
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 47 - 50
  • [13] A NEW PHASE NOISE CANCELLING TECHNIQUE FOR FRACTIONAL-N PLL
    Yan, Hao
    Qin, Peng
    Chen, Dongpo
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [14] Fractional-N PLL with multi-element fractional divider for noise reduction
    Sanyal, Arindam
    Yu, Xueyi
    Zhang, Yanlong
    Sun, Nan
    ELECTRONICS LETTERS, 2016, 52 (10) : 809 - 810
  • [15] A Study of Phase Noise and Frequency Error of a Fractional-N PLL in the Course of FMCW Chirp Generation
    Ergintav, Arzu
    Herzel, Frank
    Fischer, Gunter
    Kissinger, Dietmar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (05) : 1670 - 1680
  • [16] Fractional-N PLL with 90° phase shift lock and active switched-capacitor loop filter
    Park, J
    Maloberti, F
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 329 - 332
  • [17] A wide-bandwidth 2.4 GHz ISM band fractional-N PLL with adaptive phase noise cancellation
    Swaminathan, Ashok
    Wang, Kevin J.
    Galton, Ian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2639 - 2650
  • [18] Adaptive-bandwidth mixing PLL/DLL based multi-phase clock generator for optimal jitter performance
    Tan, Amber Han-Yuan
    Wei, Gu-Yeon
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 749 - 752
  • [19] An FIR-Embedded Noise Filtering Method for ΔΣ Fractional-N PLL Clock Generators
    Yu, Xueyi
    Sun, Yuanfeng
    Rhee, Woogeun
    Wang, Zhihua
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) : 2426 - 2436
  • [20] A FIR-Embedded Phase Interpolator Based Noise Filtering for Wide-Bandwidth Fractional-N PLL
    Jee, Dong-Woo
    Suh, Yunjae
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2795 - 2804