An Energy-Efficient Time Domain Based Compute In-Memory Architecture for Binary Neural Network

被引:0
|
作者
Chakraborty, Subhradip [1 ]
Kushwaha, Dinesh [2 ]
Goel, Abhishek [2 ]
Singla, Anmol [3 ]
Bulusu, Anand [2 ]
Dasgupta, Sudeb [2 ]
机构
[1] RGIPT Uttar Pradesh, EE Engn Dept, Jais, India
[2] Indian Inst Technol, Elect & Commun Engn Dept, Roorkee, Uttar Pradesh, India
[3] NIT Uttarakhand, ECE Dept, Srinagar, India
关键词
Analog; binary neural network (BNN); compute in-memory (CIM); energy efficiency; time domain computing;
D O I
10.1109/ISQED60706.2024.10528729
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an energy-efficient time domain-based compute in-memory architecture to accelerate the deep neural networks (DNNs). This work focuses on improving the energy efficiency of the multiplication and accumulation (MAC) operation by performing it within the memory cell itself. The proposed approach utilizes time domain computing, which involves introducing a specific delay to a reference signal to perform MAC operations. To convert the time domain signal into a digital form, a time-to-digital converter (TDC) is employed. A 12T time domain-based bit cell generates the necessary delay, while a flash type TDC is used for time to digital conversion. The designed architecture has been implemented using a 45 nm CMOS technology, resulting in the development of a 128x64 SRAM CIM macro. Simulation results demonstrate that the proposed architecture achieved an energy efficiency of 941 TOPS/W at a frequency of 0.5 MHz and 1 V, which is 1.75x higher than the state-of-the-art. Furthermore, the system attained an inference accuracy of 96.7% and 84.52% when tested on the MNIST and CIFAR- 10 datasets, respectively.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] An Approach of Binary Neural Network Energy-Efficient Implementation
    Gao, Jiabao
    Liu, Qingliang
    Lai, Jinmei
    ELECTRONICS, 2021, 10 (15)
  • [22] An Energy-Efficient High Signal Margin Analog Compute-In-Memory Architecture
    Kushwaha, Dinesh
    Kohli, Rajat
    Mishra, Jwalant
    Singh, Jainendra
    Joshi, Rajiv V.
    Dasgupta, Sudeb
    Bulusu, Anand
    15TH IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS 2024, 2024, : 168 - 172
  • [23] An energy-efficient in-memory computing architecture for survival data analysis based on resistive switching memories
    Baroni, Andrea
    Glukhov, Artem
    Perez, Eduardo
    Wenger, Christian
    Calore, Enrico
    Schifano, Sebastiano Fabio
    Olivo, Piero
    Ielmini, Daniele
    Zambelli, Cristian
    FRONTIERS IN NEUROSCIENCE, 2022, 16
  • [24] An Energy-Efficient and High Throughput in-Memory Computing Bit-Cell With Excellent Robustness Under Process Variations for Binary Neural Network
    Saha, Gobinda
    Jiang, Zhewei
    Parihar, Sanjay
    Cao, Xi
    Higman, Jack
    Ul Karim, Muhammed Ahosan
    IEEE ACCESS, 2020, 8 : 91405 - 91414
  • [25] CIMGN: An Energy-efficient All-digital Compute-in-memory Graph Neural Network Processor
    Wang, Yipeng
    Yang, Mengtian
    Xie, Shanshan
    Wang, Meizhi
    Kulkarni, Jaydeep P.
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 477 - 480
  • [26] An Energy-Efficient Architecture for Binary Weight Convolutional Neural Networks
    Wang, Yizhi
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (02) : 280 - 293
  • [27] An Energy-Efficient Nonvolatile In-Memory Computing Architecture for Extreme Learning Machine by Domain-Wall Nanowire Devices
    Wang, Yuhao
    Yu, Hao
    Ni, Leibin
    Huang, Guang-Bin
    Yan, Mei
    Weng, Chuliang
    Yang, Wei
    Zhao, Junfeng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (06) : 998 - 1012
  • [28] An Energy-Efficient Convolutional Neural Network Processor Architecture Based on a Systolic Array
    Zhang, Chen
    Wang, Xin'an
    Yong, Shanshan
    Zhang, Yining
    Li, Qiuping
    Wang, Chenyang
    APPLIED SCIENCES-BASEL, 2022, 12 (24):
  • [29] An Energy-efficient Matrix Multiplication Accelerator by Distributed In-memory Computing on Binary RRAM Crossbar
    Ni, Leibin
    Wang, Yuhao
    Yu, Hao
    Yang, Wei
    Weng, Chuliang
    Zhao, Junfeng
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 280 - 285
  • [30] MemUnison: A Racetrack-ReRAM-Combined Pipeline Architecture for Energy-Efficient in-Memory CNNs
    Wang, Jihe
    Liu, Jun
    Wang, Danghui
    Zhang, Shengbing
    Fan, Xiaoya
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (12) : 3281 - 3294