C-V characterization of the trap-rich layer in a novel Double-BOX structure

被引:0
|
作者
Huang, Yang [1 ,2 ,3 ,4 ]
Liu, Fanyu [1 ,3 ]
Cristoloveanu, Sorin [5 ]
Ma, Shiqi [4 ]
Nabet, Massinissa [4 ]
Yan, Yiyi [4 ]
Li, Bo [1 ,3 ]
Li, Binhong [3 ]
Nguyen, Bich-Yen [6 ]
Han, Zhengsheng [1 ,2 ,3 ]
Raskin, Jean-Pierre [4 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
[2] Univ Chinese Acad Sci, Beijing, Peoples R China
[3] Chinese Acad Sci, Key Lab Sci & Technol Silicon Devices, Beijing, Peoples R China
[4] UCLouvain, ICTEAM, Louvain, Belgium
[5] IMEP INP Grenoble MINATEC, Grenoble, France
[6] SOITEC, Spring Valley, CA USA
关键词
Radio frequency; High resistivity Silicon-on-Insulator substrate; Polysilicon; Trap density; Hysteresis; Small signal equivalent circuit model; C -V measurement; STATES; SI;
D O I
10.1016/j.sse.2024.108951
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new Double-BOX structure is introduced to explore the electrical properties of the trap-rich layer used to enhance the performance of radio frequency Silicon-on-Insulator substrates. Capacitance-voltage (C-V) measurements reveal anomalous behavior with a "shoulder" emerging in the electron accumulation region and a shift towards negative gate voltage in hysteresis. TCAD simulation shows that these features are related to trap states at the grain boundary in the trap-rich polycrystalline silicon (polysilicon) layer. These traps form a potential barrier and affect the C-V curves. To determine the traps density in polysilicon, a three-element circuit model is used. The effective density of fast traps is evaluated from the corrected C-V curve, while the hysteresis of doublesweep C-V measurement yields the slow traps density at the grain boundary in polysilicon.
引用
收藏
页数:8
相关论文
共 37 条
  • [1] C-V measurement and modeling of double-BOX Trap-Rich SOI substrate
    Huang, Yang
    Yan, Yiyi
    Nabet, Massinissa
    Liu, Fanyu
    Li, Bo
    Li, Binhong
    Han, Zhengsheng
    Nguyen, Bich-Yen
    Cristoloveanu, Sorin
    Raskin, Jean-Pierre
    SOLID-STATE ELECTRONICS, 2023, 209
  • [2] Analysis of anomalous C-V behavior for extracting the traps density in the undoped polysilicon with a double-BOX structure
    Huang, Yang
    Yan, Yiyi
    Nabet, Massinissa
    Liu, Fanyu
    Li, Bo
    Li, Binhong
    Han, Zhengsheng
    Cristoloveanu, Sorin
    Raskin, Jean-Pierre
    SOLID-STATE ELECTRONICS, 2024, 217
  • [3] C-V Characterization in MOS Structure Inversion Layer Including Quantum Mechanical Effects
    马玉涛
    刘理天
    李志坚
    半导体学报, 2000, (01) : 1 - 7
  • [4] Trap behaviors in AlGaN-GaN heterostructures by C-V characterization
    Xie, Shengyin
    Yin, Jiayun
    Zhang, Sen
    Liu, Bo
    Zhou, Wei
    Feng, Zhihong
    SOLID-STATE ELECTRONICS, 2009, 53 (11) : 1183 - 1185
  • [5] C-V characterization in MOS structure inversion layer including quantum mechanical effects
    Ma, Yutao
    Liu, Litian
    Li, Zhijian
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (01): : 1 - 7
  • [6] Novel approach to MOS inversion layer mobility characterization with advanced split C-V and Hall factor analyses
    Toriumi, Akira
    Kita, Koji
    Irie, Hiroshi
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 407 - +
  • [7] Novel highly tunable mems capacitors with flexible structure and linear C-V response
    Shavezipur, Mohammad
    Hashemi, Seyed Mohammad
    Khajepour, Amir
    19TH INTERNATIONAL CONFERENCE ON DESIGN THEORY AND METHODOLOGY/1ST INTERNATIONAL CONFERENCE ON MICRO AND NANO SYSTEMS, VOL 3, PART A AND B, 2008, : 949 - 955
  • [8] Understanding the trap-induced frequency dispersion in the C-V curve of AlGaN/GaN hetero-structure
    Nautiyal, Priyanka
    Pande, Peyush
    Kundu, Virender
    Joshi, Vikas
    Chaturvedi, Mayank
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (05)
  • [9] Illumination dependence of I-V and C-V characterization of Au/InSb/InP(100) Schottky structure
    Akkal, B.
    Benamara, Z.
    Bouiadjra, N. Bachir
    Tizi, S.
    Gruzza, B.
    APPLIED SURFACE SCIENCE, 2006, 253 (03) : 1065 - 1070
  • [10] SOI structure employed area dependant capacitive MEMS accelerometer with novel C-V converter
    Solai, Kannan
    Rathnasami, Joseph Daniel
    Koilmani, Sumangala
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (05): : 1191 - 1201