C-V characterization of the trap-rich layer in a novel Double-BOX structure

被引:0
|
作者
Huang, Yang [1 ,2 ,3 ,4 ]
Liu, Fanyu [1 ,3 ]
Cristoloveanu, Sorin [5 ]
Ma, Shiqi [4 ]
Nabet, Massinissa [4 ]
Yan, Yiyi [4 ]
Li, Bo [1 ,3 ]
Li, Binhong [3 ]
Nguyen, Bich-Yen [6 ]
Han, Zhengsheng [1 ,2 ,3 ]
Raskin, Jean-Pierre [4 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing, Peoples R China
[2] Univ Chinese Acad Sci, Beijing, Peoples R China
[3] Chinese Acad Sci, Key Lab Sci & Technol Silicon Devices, Beijing, Peoples R China
[4] UCLouvain, ICTEAM, Louvain, Belgium
[5] IMEP INP Grenoble MINATEC, Grenoble, France
[6] SOITEC, Spring Valley, CA USA
关键词
Radio frequency; High resistivity Silicon-on-Insulator substrate; Polysilicon; Trap density; Hysteresis; Small signal equivalent circuit model; C -V measurement; STATES; SI;
D O I
10.1016/j.sse.2024.108951
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new Double-BOX structure is introduced to explore the electrical properties of the trap-rich layer used to enhance the performance of radio frequency Silicon-on-Insulator substrates. Capacitance-voltage (C-V) measurements reveal anomalous behavior with a "shoulder" emerging in the electron accumulation region and a shift towards negative gate voltage in hysteresis. TCAD simulation shows that these features are related to trap states at the grain boundary in the trap-rich polycrystalline silicon (polysilicon) layer. These traps form a potential barrier and affect the C-V curves. To determine the traps density in polysilicon, a three-element circuit model is used. The effective density of fast traps is evaluated from the corrected C-V curve, while the hysteresis of doublesweep C-V measurement yields the slow traps density at the grain boundary in polysilicon.
引用
收藏
页数:8
相关论文
共 37 条