Physics-Based Compact Model of Independent Dual-Gate BEOL-Transistors for Reliable Capacitorless Memory

被引:0
|
作者
Xu, Lihua [1 ,2 ]
Chen, Kaifei [2 ,3 ]
Li, Zhi [2 ,3 ]
Zhao, Yue [2 ,3 ]
Wang, Lingfei [2 ,3 ]
Li, Ling [2 ,3 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230026, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, State Key Lab Fabricat Technol Integrated Circuits, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Integrated Circuits, Beijing 100049, Peoples R China
关键词
BTI; compact model; contact effects; DRAM; independent dual gate a-IGZO-FET; disorder semiconductor; hopping; transfer-line method; TFTS;
D O I
10.1109/JEDS.2024.3393418
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Capacitorless DRAM architectures based on Back-End-of-Line (BEOL)-transistors are promising for long-retention, high-density and low-power 3D DRAM solutions due to its low leakage, operational flexibility, and monolithic integration capability. Different from classical silicon-based devices, in-depth studies on the performances of nanoscale multi-gate transistors (e.g., a-InGaZnO-FET) are still barely conducted for physical description, due to the complicated multi-gating principle, finite-size effects on transport, increased variation sources and enlarged parasitic effect. Hence, high-performance multi-nanoscale (down to similar to 50 nm) dual-gate a-IGZO transistors are fabricated, and a physical compact model is developed based on the surface potential for dual-gated coupling and the disordered transport with finite-size-correction. The short channel behaviors on sub-threshold swing, mobility and threshold voltage are investigated, and contact effects are validated by the transfer-line method (TLM). Regarding the specific challenge of dual-gate alignment, possible misalignment and parasitic effects on multi-device fluctuations are important of large-scale circuit design and analyzed by TCAD simulations. Besides, the bias-temperature instability (BTI) has been comprehensively investigated. In awareness of the above effects, this model bridges fabrication-based material properties and structural parameters, assisting in a threshold fluctuation-resistant operation scheme for capacitorless multi-bit memory, showing a great potential in future monolithic integration circuit design using BEOL-transistor.
引用
收藏
页码:359 / 364
页数:6
相关论文
共 44 条
  • [1] An Accurate Physics-Based Compact Model for Dual-Gate Bilayer Graphene FETs
    Aguirre-Morales, Jorge-Daniel
    Fregonese, Sebastien
    Mukherjee, Chhandak
    Maneux, Cristell
    Zimmer, Thomas
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 4327 - 4333
  • [2] JFETIDG: A Compact Model for Independent Dual-Gate JFETs
    Xia, Kejun
    McAndrew, Colin C.
    Sheng, Hanyu
    [J]. 2017 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM), 2017, : 124 - 125
  • [3] A Physics-based Compact Model for ULTRARAM Memory Device
    Kumar, Abhishek
    Ehteshamuddin, M.
    Bulusu, Anand
    Mehrotra, Shruti
    Dasgupta, Avirup
    [J]. 8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 70 - 72
  • [4] JFETIDG: A Compact Model for Independent Dual-Gate JFETs With Junction or MOS Gates
    Xia, Kejun
    McAndrew, Colin C.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) : 747 - 755
  • [5] A physics-based compact model of shield gate trench MOSFET
    Jiang, Yixun
    Qiao, Ming
    Guo, Yin
    Zheng, Zuquan
    Shen, Lijun
    Liu, Xinxin
    Zhang, Sen
    Li, Zhaoji
    Zhang, Bo
    [J]. MICROELECTRONICS JOURNAL, 2023, 131
  • [6] A Physics-Based Compact Model for Symmetrical Double-Gate Polysilicon Thin-Film Transistors
    Yu, Fei
    Deng, Wanling
    Huang, Junkai
    Ma, Xiaoyu
    Liou, Juin J.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (05) : 2221 - 2227
  • [7] A Physics-Based Compact Model to Capture Cryogenic Behavior of LDMOS Transistors
    Kaushal, Kumari Neeraj
    Mohapatra, Nihar R.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (03) : 857 - 863
  • [8] A Physics-Based Compact Model for Silicon Cold-Source Transistors
    Kar, Anirban
    Nandan, Keshari
    Chauhan, Yogesh Singh
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (04) : 1580 - 1588
  • [9] A Physics-Based Compact Model for a-InGaZnO Thin-Film Transistors
    Yu, Fei
    Ma, Xiaoyu
    Huang, Junkai
    Deng, Wanling
    [J]. 7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [10] An Improved Dual-Gate Compact Model for Carbon Nanotube Field Effect Transistors with a Back-Gate Effect and Circuit Implementation
    Chen, Zhifeng
    Zhang, Yuyan
    Jiang, Jianhua
    Chen, Chengying
    [J]. ELECTRONICS, 2024, 13 (03)