A novel virtual prototyping methodology for timing-accurate simulation of AMS circuits

被引:0
|
作者
Vallone, Teo [1 ]
Hasou, Hayri Verner [2 ]
Colizzi, Ernesto [2 ]
Vinco, Sara [3 ]
Zoni, Davide [1 ]
机构
[1] Politecn Milan, Milan, Italy
[2] Infineon Technol Pavia, Pavia, Italy
[3] Politecn Torino, Turin, Italy
关键词
Design automation; ICs; AMS; SPICE; SystemC; ANALOG;
D O I
10.1109/ISQED60706.2024.10528712
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, analog-mixed-signal (AMS) circuits are at the core of a large variety of devices targeting automotive, medical, communication, and energy applications. Despite their ubiquity, AMS design methodologies are not automated, rely on long manual iterations, and leverage slow SPICE-level simulation as golden standard. Moreover, SPICE simulations cannot help in verifying timing checks on the digital elements of the circuit, thus allowing possible escaped bugs in the final device. In this scenario, virtual prototypes are used to abstract the modeling of the AMS circuit to boost simulation speed, favor design reuse, and allow early evaluation of the design choices at the cost of a reduced accuracy. This paper presents a novel virtual prototyping methodology for AMS circuits. Starting from the netlist of an AMS circuit and the description of the target technology library, the methodology automatically generates the SystemC models for the digital elements, extended with additional timing checks. To deliver the final timing-accurate AMS simulation, the generated SystemC models are then integrated into a co-simulation framework where the analog parts of the circuit are still simulated using SPICE. Experimental results demonstrated the validity of the proposed solution to deliver timing-accurate AMS simulations. The methodology can identify and check five timing violation classes for the digital parts of the circuit that are unchecked at SPICE level.
引用
收藏
页数:8
相关论文
共 22 条
  • [1] A timing-accurate modeling and simulation environment for networked embedded systems
    Fummi, F
    Gallo, P
    Martini, S
    Perbellini, G
    Poncino, M
    Ricciato, F
    [J]. 40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 42 - 47
  • [2] A timing-accurate HW/SW Co-simulation of an ISS with SystemC
    Formaggio, L
    Fummi, F
    Pravadelli, G
    [J]. INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS, 2004, : 152 - 157
  • [3] A Fast Timing-Accurate MPSoC HW/SW Co-Simulation Platform based on a Novel Synchronization Scheme
    Yu, Mingyan
    Song, Junjie
    Fu, Fangfa
    Sun, Siyue
    Liu, Bo
    [J]. INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS (IMECS 2010), VOLS I-III, 2010, : 1396 - 1400
  • [4] Virtual in-circuit emulation for timing accurate system prototyping
    Benini, L
    Bruni, D
    Drago, N
    Fummi, F
    Poncino, M
    [J]. 15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 49 - 53
  • [5] A Hierarchical Reliability Simulation Methodology for AMS Integrated Circuits and Systems
    Cai, Hao
    Petit, Herve
    Naviner, Jean-Francois
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 697 - 705
  • [6] Timing-accurate simulation framework for NVM-based compute-in-memory architecture exploration
    Rietz, Vincent
    Muench, Christopher
    Mayahinia, Mahta
    Tahoori, Mehdi
    [J]. IT-INFORMATION TECHNOLOGY, 2023, 65 (1-2): : 13 - 28
  • [7] AN ACCURATE TIMING MODEL FOR FAULT SIMULATION IN MOS CIRCUITS
    KIM, S
    BANERJEE, P
    [J]. 1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 76 - 79
  • [8] Simulation and Experimental Methodology for Virtual Prototyping of Annealed Industrial Coils
    Belov, Ilja
    Matsushita, Taishi
    Johansson, Anders
    Jarfors, Anders E. W.
    [J]. HEAT TRANSFER ENGINEERING, 2023, 44 (04) : 353 - 367
  • [9] Orthogonal Signal Modeling and Operational Computation of AMS Circuits for Fast and Accurate System Simulation
    Gil, Leandro
    Radetzki, Martin
    [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 499 - 504
  • [10] A novel global self-timing methodology for BSFQ circuits
    Teh, CK
    Okabe, Y
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2003, 13 (02) : 543 - 546