Massive MIMO Signal Detection using SRAM-based In-Memory Computing

被引:0
|
作者
Kavishwar, Mihir [1 ]
Shanbhag, Naresh [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
massive MIMO; in-memory computing; hardware accelerator; zero forcing; minimum mean square error;
D O I
10.1109/ISCAS58744.2024.10558118
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper explores the use of static random access memory (SRAM)-based in-memory computing (IMC) architectures as signal detectors in massive multi-input multi-output (MIMO) wireless receivers. SRAM-based IMCs have demonstrated significant benefits in terms of energy efficiency and compute density over digital accelerators for deep learning workloads. However, their limited compute accuracy has hindered their application in other domains. Employing system-level models of the wireless channel and behavioral models of an SRAM -based IMC in 28nm CMOS process, we show that a symbol error rate (SER) < 10(-4) can be achieved for SNR > 19 dB when implementing zero forcing (ZF) or linear minimum mean square error (LMMSE) detectors on a SRAM-based IMC for a 128 x 16 MIMO uplink.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A survey of SRAM-based in-memory computing techniques and applications
    Mittal, Sparsh
    Verma, Gaurav
    Kaushik, Brajesh
    Khanday, Farooq A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2021, 119
  • [2] A review on SRAM-based computing in-memory: Circuits,functions, and applications
    Zhiting Lin
    Zhongzhen Tong
    Jin Zhang
    Fangming Wang
    Tian Xu
    Yue Zhao
    Xiulong Wu
    Chunyu Peng
    Wenjuan Lu
    Qiang Zhao
    Junning Chen
    Journal of Semiconductors, 2022, (03) : 26 - 50
  • [3] A review on SRAM-based computing in-memory: Circuits, functions, and applications
    Lin, Zhiting
    Tong, Zhongzhen
    Zhang, Jin
    Wang, Fangming
    Xu, Tian
    Zhao, Yue
    Wu, Xiulong
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    Chen, Junning
    JOURNAL OF SEMICONDUCTORS, 2022, 43 (03)
  • [4] A review on SRAM-based computing in-memory: Circuits,functions, and applications
    Zhiting Lin
    Zhongzhen Tong
    Jin Zhang
    Fangming Wang
    Tian Xu
    Yue Zhao
    Xiulong Wu
    Chunyu Peng
    Wenjuan Lu
    Qiang Zhao
    Junning Chen
    Journal of Semiconductors, 2022, 43 (03) : 26 - 50
  • [5] Modeling and Optimization of SRAM-based In-Memory Computing Hardware Design
    Saikia, Jyotishman
    Yin, Shihui
    Cherupally, Sai Kiran
    Zhang, Bo
    Meng, Jian
    Seok, Mingoo
    Seo, Jae-Sun
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 942 - 947
  • [6] Impact of Aging and Process Variability on SRAM-Based In-Memory Computing Architectures
    Shaik, Jani Babu
    Guo, Xinfei
    Singhal, Sonal
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (06) : 2696 - 2708
  • [7] CSIFA: A Configurable SRAM-based In-memory FFT Accelerator
    Lin, Yiyang
    Zou, Yi
    Yang, Yanfeng
    2024 IEEE 35TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, ASAP 2024, 2024, : 161 - 162
  • [8] An Energy-Efficient Hybrid SRAM-Based In-Memory Computing Macro for Artificial Intelligence Edge Devices
    Rajput, Anil Kumar
    Tiwari, Alok Kumar
    Pattanaik, Manisha
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3589 - 3616
  • [9] An Energy-Efficient Hybrid SRAM-Based In-Memory Computing Macro for Artificial Intelligence Edge Devices
    Anil Kumar Rajput
    Alok Kumar Tiwari
    Manisha Pattanaik
    Circuits, Systems, and Signal Processing, 2023, 42 : 3589 - 3616
  • [10] Design of a 5-bit Signed SRAM-based In-Memory Computing Cell for Deep Learning Models
    Pereira-Rial, O.
    Garcia-Lesta, D.
    Brea, V. M.
    Lopez, P.
    Cabello, D.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022,