High accuracy OPC electromagnetic full-chip modeling for curvilinear mask OPC and ILT

被引:0
|
作者
Sakr, Enas [1 ]
Levinson, Zac [2 ]
DeLancey, Rob [3 ]
Lee, C. Jay [4 ]
Li, Jinguang [3 ]
Chen, Ryan [3 ]
Iwanow, Robert [3 ]
Yang, Delian [1 ]
Hoppe, Wolfgang [5 ]
Latinwo, Folarin [2 ]
Lucas, Kevin [2 ]
Liu, Peng [1 ]
机构
[1] Synopsys Inc, 675 Almanor Ave, Sunnyvale, CA 94085 USA
[2] Synopsys Inc, 1301 S Mopac Expressway, Austin, TX USA
[3] Synopsys Inc, 2025 NE Cornelius Pass Rd, Hillsboro, OR USA
[4] Synopsys Taiwan Ltd, 4F-1,28 Tai Yuan St, Chupei City, Taiwan
[5] Synopsys Inc, Aschheim, Germany
来源
关键词
Lithography; computational lithography; mask3D; curvilinear mask; ILT;
D O I
10.1117/12.3013089
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
One of the key methods targeted for continuing the resolution scaling in new device technology nodes is the trend towards using curvilinear mask patterns. With recent advances in multi-beam mask patterning and large-scale adoption of ILT mask data correction [1], curvilinear (and all-angle) mask patterns are considered today as a mainstream technology option [2]. Curvilinear mask patterns provide improved wafer resolution and OPC/ILT mask correction control with reduced mask manufacturing issues related to tight corners and line-ends [3]. However, OPC, ILT, LRC and other full-chip simulation-based mask synthesis methods also require more accurate electromagnetic (i.e., M3D) simulation for new technology nodes. Prior full-chip electromagnetic simulation methods have often assumed that mask patterns are restricted to Manhattan geometries or utilize limited angles. Therefore, there is a general industry need for improved electromagnetic full-chip simulation methods for curvilinear mask patterns. This paper will present a new electromagnetic full-chip simulation method for curvilinear mask patterns that will improve the accuracy of mask synthesis methods at upcoming technology nodes. This method can provide both accuracy and speed benefits on mask synthesis with curvilinear mask patterns for both DUV and EUV lithography. The method utilizes an enhanced physics-based treatment of electromagnetic mask scattering both tuned and verified by rigorous electromagnetic Maxwell's equation solvers.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Full-chip GPU-Accelerated Curvilinear EUV Dose and Shape Correction
    Pearman, Ryan
    Shendre, Abhishek
    Syrel, Oleg
    Zable, Harold
    Bouaricha, Ali
    Niewczas, Mariusz
    Su, Bo
    Pang, Leo
    Fujimura, Aki
    PHOTOMASK TECHNOLOGY 2017, 2017, 10451
  • [42] A novel full chip process window OPC based on Matrix Retargeting
    Zhang, Xima
    Yu, Zhitang
    Liu, Qingwei
    Shen, Xuan
    Zhang, Liguo
    Hong, Le
    Liubich, Vlad
    Lippincott, George
    Zhu, Cynthia
    Word, James
    OPTICAL MICROLITHOGRAPHY XXIX, 2016, 9780
  • [43] Accurate, full-chip, three-dimensional electromagnetic field model for non-Manhattan mask corners
    Lam, Michael C.
    Clifford, Chris
    Oliver, Mike
    Fryer, David
    Tejnil, Edita
    Adam, Kostas
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (02):
  • [44] Full-chip single exposure vortex mask for contact hole/via
    Liu, Y
    Liu, D
    Hu, J
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 339 - 348
  • [45] Accurate 3DEMF mask model for full-chip simulation
    Lam, Michael C.
    Adam, Kostas
    Fryer, David
    Zuniga, Christian
    Wei, Haiqing
    Oliver, Michael
    Clifford, Chris H.
    OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
  • [46] Critical pattern selection method for full-chip source and mask optimization
    Liao, Lufeng
    Li, Sikun
    Wang, Xiangzhao
    Zhang, Libin
    Gao, Pengzheng
    Wei, Yayi
    Shi, Weijie
    OPTICS EXPRESS, 2020, 28 (14): : 20748 - 20763
  • [47] Effective data sampling techniques for machine learning OPC in full chip production
    Abdelghany, Hesham
    Hooker, Kevin
    OPTICAL MICROLITHOGRAPHY XXXIV, 2021, 11613
  • [48] Full chip implant correction with wafer topography OPC modeling in 2x nm bulk technologies
    Michel, J-C.
    Le Denmat, J-C.
    Sungauer, E.
    Robert, F.
    Yesilada, E.
    Armeanu, A-M
    Entradas, J.
    Sturtevant, J. L.
    Do, T.
    Granik, Y.
    PHOTOMASK TECHNOLOGY 2013, 2013, 8880
  • [49] Full chip gate CD error prediction for model-based OPC
    Shu, VY
    Choi, B
    Quek, SF
    Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 397 - 404
  • [50] Full-chip based sub resolution assist features correction for mask manufacturing
    Bang, Ju-Mi
    Masumoto, Issei
    Ji, Min-Kyu
    Jang, Sung-Hoon
    Aburatani, Isao
    Choi, Ji-Hyun
    Woo, Sang-Gyun
    Cho, Han-Ku
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730