A new die-level flexible design-for-test architecture for 3D stacked ICs

被引:0
|
作者
Zhang, Qingping [1 ]
Zhan, Wenfa [1 ]
Wen, Xiaoqing [2 ]
机构
[1] Anqing Normal Univ, Sch Elect Engn & Intelligent Mfg, Anqing 246133, Peoples R China
[2] Kyushu Inst Technol, Grad Sch Comp Sci & Syst Engn, Fukuoka 8048550, Japan
基金
中国国家自然科学基金;
关键词
3D stacked IC; Chiplet test; Design-for-test; Test access mechanism;
D O I
10.1016/j.vlsi.2024.102190
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A die-level design-for-test architecture for 3D stacked ICs is proposed. The main component of this architecture is a newly proposed configurable boundary cell, based on which flexible parallel test is achieved. Both of the number of parallel scan chains and their lengths can be configured during test. This test architecture features light-weight, high flexibility in parallel test configuration, modularity, and IEEE P1149.1 compatibility. In this work, both infrastructure and implementation aspects are illustrated. Experimental results demonstrate desired test acceleration. The acceleration ratio approximately reaches its limit, which equals the number of parallel scan chains, when the number of test vectors is over 300.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (5-6): : 503 - 523
  • [42] Uncertainty-Aware Robust Optimization of Test-Access Architectures for 3D Stacked ICs
    Deutsch, Sergej
    Chakrabarty, Krishnendu
    Marinissen, Erik Jan
    [J]. 2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [43] NOVEL 3D DIE-STACKED OPTO-ELECTRONIC TRANSCEIVER ICs THAT ALLOW FOR WAFERSCALE FABRICATION
    Duan, Pinxiang
    Raz, Oded
    Dorren, Harmen J. S.
    [J]. 2013 18TH MICROOPTICS CONFERENCE (MOC), 2013,
  • [44] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Nima Aghaee
    Zebo Peng
    Petru Eles
    [J]. Journal of Electronic Testing, 2015, 31 : 503 - 523
  • [45] Design for 3D Stacked Circuits
    Franzon, P.
    Davis, W.
    Rotenberg, E.
    Stevens, J.
    Lipa, S.
    Nigussie, T.
    Pan, H.
    Baker, L.
    Schabel, J.
    Dey, S.
    Li, W.
    [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [46] Optimization Methods for Post-Bond Die-Internal/External Testing in 3D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Marinissen, Erik Jan
    [J]. INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [47] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Mottaqiallah Taouil
    Said Hamdioui
    Kees Beenakker
    Erik Jan Marinissen
    [J]. Journal of Electronic Testing, 2012, 28 : 15 - 25
  • [48] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 15 - 25
  • [49] Physical design enablement of 3 dies stacked 3D-ICs
    Naeim, Mohamed
    Yang, Hanqi
    Chen, Pinhong
    Bao, Rong
    Dekeyser, Antione
    Sisto, Giuliano
    Brunion, Moritz
    Chen, Rongmei
    Van der Plas, Geert
    Beyne, Erik
    Milojevic, Dragomir
    [J]. 2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [50] Cost-Effective TAP-Controlled Serialized Compressed Scan Architecture for 3D Stacked ICs
    Chen, Chen-An
    Chen, Yee-Wen
    Hsu, Chun-Lung
    Wu, Ming-Hsueh
    Luo, Kun-Lun
    Bai, Bing-Chuan
    Cheng, Liang-Chia
    [J]. 2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 107 - 108