LEARNING CAPACITIVE WEIGHTS IN ANALOG CMOS NEURAL NETWORKS

被引:4
|
作者
CARD, HC
SCHNEIDER, CR
SCHNEIDER, RS
机构
[1] Department of Electrical and Computer Engineering, University of Manitoba, Winnipeg, R3T2N2, Manitoba
来源
JOURNAL OF VLSI SIGNAL PROCESSING | 1994年 / 8卷 / 03期
关键词
D O I
10.1007/BF02106447
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Implementations of artificial neural networks as analog VLSI circuits differ in their method of synaptic weight storage (digital weights, analog EEPROMs, or capacitive weights) and in whether learning is performed locally at the synapses or off-chip. In this paper, we explain the principles of analog networks with in situ or local synaptic learning of capacitive weights, with test results of CMOS implementations from our laboratory. Synapses for both simple Hebbian and mean field networks are investigated. Synaptic weights may be refreshed by periodic rehearsal on the training data, which compensates for temperature drift or other nonstationarity. Compact high-performance layouts have been obtained in which learning adjusts for component variability.
引用
收藏
页码:209 / 225
页数:17
相关论文
共 50 条
  • [41] Analog CMOS Approximate Identity Neural Network with stochastic learning and multilevel weight storage
    Univ of Ancona, Ancona, Italy
    IEICE Trans Fund Electron Commun Comput Sci, 7 (1344-1357):
  • [42] Analog CMOS circuits implementing neural segmentation model based on symmetric STDP learning
    Tovar, Gessyca Maria
    Fukuda, Eric Shun
    Asai, Tetsuya
    Hirose, Tetsuya
    Amemiya, Yoshihito
    NEURAL INFORMATION PROCESSING, PART II, 2008, 4985 : 117 - +
  • [43] Experimental validation of an analog spiking neural network with STDP learning rule in CMOS technology
    Polidori, Elisabetta
    Camisa, Giovanni
    Mesri, Alireza
    Ferrari, Giorgio
    Polidori, Cristina
    Mastella, Michele
    Prati, Enrico
    2022 IEEE INTERNATIONAL CONFERENCE ON METROLOGY FOR EXTENDED REALITY, ARTIFICIAL INTELLIGENCE AND NEURAL ENGINEERING (METROXRAINE), 2022, : 187 - 192
  • [44] Learning continuous trajectories in recurrent neural networks with time-dependent weights
    Galicki, M
    Leistritz, L
    Witte, H
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1999, 10 (04): : 741 - 756
  • [45] A BICMOS ANALOG NEURAL NETWORK WITH DYNAMICALLY UPDATED WEIGHTS
    MORISHITA, T
    TAMURA, Y
    OTSUKI, T
    KANO, G
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (03) : 297 - 302
  • [46] A probabilistic learning algorithm for robust modeling using neural networks with random weights
    Cao, Feilong
    Ye, Hailiang
    Wang, Dianhui
    INFORMATION SCIENCES, 2015, 313 : 62 - 78
  • [47] BISNN: TRAINING SPIKING NEURAL NETWORKS WITH BINARY WEIGHTS VIA BAYESIAN LEARNING
    Jang, Hyeryung
    Skatchkovsky, Nicolas
    Simeone, Osvaldo
    2021 IEEE DATA SCIENCE AND LEARNING WORKSHOP (DSLW), 2021,
  • [48] Co-learning synaptic delays, weights and adaptation in spiking neural networks
    Deckers, Lucas
    Van Damme, Laurens
    Van Leekwijck, Werner
    Tsang, Ing Jyh
    Latre, Steven
    FRONTIERS IN NEUROSCIENCE, 2024, 18
  • [49] Two-chip MEMS Capacitive Microphone with CMOS Analog Amplifier
    Hur, Shin
    Jung, Youngdo
    Lee, Young Hwa
    Kwak, Jun-Hyuk
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1656 - 1659
  • [50] A NOVEL CMOS ANALOG NEURAL OSCILLATOR CELL
    LINARESBARRANCO, B
    SANCHEZSINENCIO, E
    NEWCOMB, RW
    RODRIGUEZVAZQUEZ, A
    HUERTAS, JL
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 794 - 797