Design Techniques for Micro-Power Algorithmic Analog-to-Digital Converters

被引:0
|
作者
Tucker, Steven D. [1 ]
Ravindran, Arun [1 ]
Wichman, Christopher [1 ]
Mukherjee, Arindam [1 ]
机构
[1] Univ North Carolina Charlotte, Dept ECE, Charlotte, NC 28223 USA
关键词
Analog-to-Digital Converter; Algor ithmic ADC; Digital Calibration; Micro-Power; Low Voltage;
D O I
10.1166/jolpe.2007.114
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The paper presents design techniques that enable the realization of micro-power algorithmic ADCs with potential applications in implantable biomedical devices and autonomous wireless sensor networks. Digital calibration and switched amplifiers are employed to reduce the analog power requirements. Additionally, the ADC is operated at a low voltage to minimize the digital power dissipation. Clock boosting, dc common mode level shifting, and an inversion coefficient based design methodology facilitate analog operation at low supply voltages. Simulation results indicate that a 10-bit, 50 kS/s converter realized in 0.5-mu m CMOS dissipates 40 mu W operating at a supply of 1.5 V.
引用
收藏
页码:60 / 69
页数:10
相关论文
共 50 条
  • [1] ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS USING CURRENT-MODE TECHNIQUES
    NAIRN, DG
    SALAMA, CAT
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (02): : 163 - 168
  • [2] A Micro-Power Two-Step Incremental Analog-to-Digital Converter
    Chen, Chia-Hung
    Zhang, Yi
    He, Tao
    Chiang, Patrick Y.
    Temes, Gabor C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (08) : 1796 - 1808
  • [3] EFFICIENT CIRCUIT CONFIGURATIONS FOR ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    NAGARAJ, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (12): : 777 - 785
  • [4] Design Techniques for Energy-Efficient Analog-to-Digital Converters
    Jang, Moonhyung
    Tang, Xiyuan
    Lim, Yong
    Kauffman, John G.
    Sun, Nan
    Ortmanns, Maurits
    Chae, Youngcheol
    IEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY, 2023, 3 : 145 - 161
  • [5] CURRENT-MODE ALGORITHMIC ANALOG-TO-DIGITAL CONVERTERS
    NAIRN, DG
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) : 997 - 1004
  • [6] Systematic design for power minimization of pipelined analog-to-digital converters
    Lotfi, R
    Taherzadeh-Sani, M
    Azizi, MY
    Shoaei, O
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 371 - 374
  • [7] LOGICAL DESIGN OF ANALOG-TO-DIGITAL CONVERTERS
    FELLGETT, P
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1965, EC14 (05): : 740 - &
  • [8] Design techniques for high performance CMOS flash analog-to-digital converters
    Park, S
    Flynn, MP
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 131 - 134
  • [9] An architectural power estimator for analog-to-digital converters
    Huang, ZH
    Zhong, PX
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 397 - 400
  • [10] Power optimization for pipeline analog-to-digital converters
    Kwok, PTF
    Luong, HC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (05) : 549 - 553