Design space exploration of high throughput finite field multipliers for channel coding on Xilinx FPGAs

被引:0
|
作者
de Schryver, C. [1 ]
Weithoffer, S. [1 ]
Wasenmueller, U. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, Erwin Schrodinger Str, Kaiserslautern, Germany
关键词
D O I
10.5194/ars-10-175-2012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Channel coding is a standard technique in all wireless communication systems. In addition to the typically employed methods like convolutional coding, turbo coding or low density parity check (LDPC) coding, algebraic codes are used in many cases. For example, outer BCH coding is applied in the DVB-S2 standard for satellite TV broadcasting. A key operation for BCH and the related Reed Solomon codes are multiplications in finite fields (Galois Fields), where extension fields of prime fields are used. A lot of architectures for multiplications in finite fields have been published over the last decades. This paper examines four different multiplier architectures in detail that offer the potential for very high throughputs. We investigate the implementation performance of these multipliers on FPGA technology in the context of channel coding. We study the efficiency of the multipliers with respect to area, frequency and throughput, as well as configurability and scalability. The implementation data of the fully verified circuits are provided for a Xilinx Virtex-4 device after place and route.
引用
收藏
页码:175 / 181
页数:7
相关论文
共 50 条
  • [1] Array Multipliers for High Throughput in Xilinx FPGAs with 6-Input LUTs
    Walters, E. George, III
    COMPUTERS, 2016, 5 (04)
  • [2] Enabling MPSoC Design Space Exploration on FPGAs
    Shabbir, Ahsan
    Kumar, Akash
    Mesman, Bart
    Corporaal, Henk
    WIRELESS NETWORKS, INFORMATION PROCESSING AND SYSTEMS, 2008, 20 : 412 - 421
  • [3] DESIGN SPACE EXPLORATION OF PRESENT IMPLEMENTATIONS FOR FPGAS
    Sbeiti, Mohamad
    Silbermann, Michael
    Poschmann, Axel
    Paar, Christof
    2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2009, : 141 - 145
  • [4] Design Space Exploration of Multiple Loops on FPGAs using High Level Synthesis
    Zhong, Guanwen
    Venkataramani, Vanchinathan
    Liang, Yun
    Mitra, Tulika
    Niar, Smail
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 456 - 463
  • [5] Design Space Exploration for CNN Offloading to FPGAs at the Edge
    Korol, Guilherme
    Jordan, Michael Guilherme
    Rutzig, Mateus Beck
    Castrillon, Jeronimo
    Schneider Beck, Antonio Carlos
    2023 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2023, : 276 - 281
  • [6] GRASP-based High-Level Synthesis Design Space Exploration for FPGAs
    Schuster, Nikolas P.
    Nazar, Gabriel L.
    2023 XIII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING, SBESC, 2023,
  • [7] On the Design of Trojan Tolerant Finite Field Multipliers
    Veedon, C. T.
    Poolakkaparambil, M.
    Jabir, A. M.
    Mathew, J.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 450 - 454
  • [8] High-Throughput Finite Field Multipliers Using Redundant Basis for FPGA and ASIC Implementations
    Xie, Jiafeng
    Meher, Pramod Kumar
    Mao, Zhi-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 110 - 119
  • [9] AREA OPTIMIZATION OF BIT PARALLEL FINITE FIELD MULTIPLIERS WITH FAST CARRY LOGIC ON FPGAS
    Zhou, Gang
    Li, Li
    Michalik, Harald
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 670 - 673
  • [10] Design Space Exploration of Modular Multipliers for ASIC FHE accelerators
    Soni, Deepraj
    Nabeel, Mohammed
    Gamil, Homer
    Mazonka, Oleg
    Reagen, Brandon
    Karri, Ramesh
    Maniatakos, Michail
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 618 - 625