Design space exploration of high throughput finite field multipliers for channel coding on Xilinx FPGAs

被引:0
|
作者
de Schryver, C. [1 ]
Weithoffer, S. [1 ]
Wasenmueller, U. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, Erwin Schrodinger Str, Kaiserslautern, Germany
关键词
D O I
10.5194/ars-10-175-2012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Channel coding is a standard technique in all wireless communication systems. In addition to the typically employed methods like convolutional coding, turbo coding or low density parity check (LDPC) coding, algebraic codes are used in many cases. For example, outer BCH coding is applied in the DVB-S2 standard for satellite TV broadcasting. A key operation for BCH and the related Reed Solomon codes are multiplications in finite fields (Galois Fields), where extension fields of prime fields are used. A lot of architectures for multiplications in finite fields have been published over the last decades. This paper examines four different multiplier architectures in detail that offer the potential for very high throughputs. We investigate the implementation performance of these multipliers on FPGA technology in the context of channel coding. We study the efficiency of the multipliers with respect to area, frequency and throughput, as well as configurability and scalability. The implementation data of the fully verified circuits are provided for a Xilinx Virtex-4 device after place and route.
引用
收藏
页码:175 / 181
页数:7
相关论文
共 50 条
  • [41] Design Space Exploration of throughput-optimized arrays from recurrence abstractions
    Jacob, Arpith C.
    Buhler, Jeremy D.
    Chamberlain, Roger D.
    FPGA 10, 2010, : 286 - 287
  • [42] Design Space Exploration of Memory Controller Placement in Throughput Processors with Deep Learning
    Lin, Ting-Ru
    Li, Yunfan
    Pedram, Massoud
    Chen, Lizhong
    IEEE COMPUTER ARCHITECTURE LETTERS, 2019, 18 (01) : 51 - 54
  • [43] High-throughput cooperative communications with complex field network coding
    Wang, Tairan
    Giannakis, Georgios B.
    2007 41ST ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, VOLS 1 AND 2, 2007, : 253 - 258
  • [44] The Design of A Rateless Channel Coding Scheme for Deep-Space Communication
    Chen, Shaolei
    Yao, Chuangmu
    Dai, Rui
    2015 7TH INTERNATIONAL CONFERENCE ON NEW TECHNOLOGIES, MOBILITY AND SECURITY (NTMS), 2015,
  • [45] Efficient and Reliable High-Level Synthesis Design Space Explorer for FPGAs
    Liu, Dong
    Schafer, Benjamin Carrion
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,
  • [46] Electrical design space exploration for high speed servers
    Wesley, Caleb
    Mutnury, Bhyrav
    Pham, Nam
    Matoglu, Erdem
    Cases, Moises
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1748 - +
  • [47] OpenMDS: An Open-Source Shell Generation Framework for High-Performance Design on Xilinx Multi-Die FPGAs
    Shin, Gyeongcheol
    Kim, Junsoo
    Kim, Joo-Young
    IEEE COMPUTER ARCHITECTURE LETTERS, 2022, 21 (02) : 101 - 104
  • [48] A high-throughput platform for efficient exploration of functional polypeptide chemical space
    Wu, Guangqi
    Zhou, Haisen
    Zhang, Jun
    Tian, Zi-You
    Liu, Xingyi
    Wang, Shuo
    Coley, Connor W.
    Lu, Hua
    NATURE SYNTHESIS, 2023, 2 (06): : 515 - 526
  • [49] A high-throughput platform for efficient exploration of functional polypeptide chemical space
    Guangqi Wu
    Haisen Zhou
    Jun Zhang
    Zi-You Tian
    Xingyi Liu
    Shuo Wang
    Connor W. Coley
    Hua Lu
    Nature Synthesis, 2023, 2 : 515 - 526
  • [50] Design of high throughput asynchronous FIR filter using gate level pipelined multipliers and adders
    Sravani, K.
    Rao, Rathnamala
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1363 - 1370