A 2.2-W, 80-MHZ SUPERSCALAR RISC MICROPROCESSOR

被引:134
|
作者
GEROSA, G
GARY, S
DIETZ, C
PHAM, D
HOOVER, K
ALVAREZ, J
SANCHEZ, H
IPPOLITO, P
NGO, T
LITCH, S
ENO, J
GOLAB, J
VANDERSCHAAF, N
KAHLE, J
机构
[1] MOTOROLA INC,SOMERSET DESIGN CTR,AUSTIN,TX
[2] IBM CORP,SOMERSET DESIGN CTR,AUSTIN,TX 78758
[3] IBM CORP,STAND MICRPROCESSOR DEV GRP,BURLINGTON,VT
[4] MOTOROLA INC,RISC DIV,AUSTIN,TX
[5] MOTOROLA INC,ENGN ROTAT PROGRAM,AUSTIN,TX
关键词
Microprocessor chips;
D O I
10.1109/4.340417
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 28 mW/MHz at 80 MHz structured-custom RISC microprocessor design is described [1]. This 32-b implementation of the PowerPC(TM) architecture is fabricated in a 3.3 V, 0.5 mu m, 4-level metal CMOS technology, resulting in 1.6 million transistors in a 7.4 mm by 11.5 mm chip size. Dual 8-kilobyte instruction and data caches coupled to a high performance 32/64-b system bus and separate execution units (boat, integer, load store, and system units) result in peak instruction rates of three instructions per Clock cycle. Low-power design techniques are used throughout the entire design, including dynamically powered down execution units. Typical power dissipation is kept under 2.2 W at 80 MHz. Three distinct levels of software-programmable, static, low-power operation-for system power management are offered, resulting in standby power dissipation from 2 mW to 350 mW. CPU to Bus clock ratios of 1x, 2x, 3x, and 4x are implemented to allow control of system power while maintaining processor performance. As a result, workstation-level performance is packed into a low-power, low-cost design ideal for notebooks and desktop computers.
引用
收藏
页码:1440 / 1454
页数:15
相关论文
共 50 条
  • [1] 200-MHz superscalar RISC microprocessor
    Vasseghi, Nader
    Yeager, Kenneth
    Sarto, Egino
    Seddighnezhad, Mahdi
    1675, IEEE, Piscataway, NJ, United States (31):
  • [2] 200-MHz superscalar RISC microprocessor
    Vasseghi, N
    Yeager, K
    Sarto, E
    Seddighnezhad, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1675 - 1686
  • [3] A 533-MHz BiCMOS superscalar RISC microprocessor
    Maier, CA
    Markevitch, JA
    Brashears, CS
    Sippel, T
    Cohen, ET
    Blomgren, J
    Ballard, JG
    Pattin, J
    Moldenhauer, V
    Thomas, JA
    Taylor, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1625 - 1634
  • [4] 533-MHz BiCMOS superscalar RISC microprocessor
    AMD, Sunnyvale, United States
    IEEE J Solid State Circuits, 11 (1625-1634):
  • [5] Circuit implementation of a 600MHz superscalar RISC microprocessor
    Matson, M
    Bailey, D
    Bell, S
    Biro, L
    Butler, S
    Clouser, J
    Farrell, J
    Gowan, M
    Priore, D
    Wilcox, K
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 104 - 110
  • [6] A 200MHz 2.5V 4W superscalar RISC microprocessor
    Sanchez, H
    Eisen, L
    Croxton, C
    Piejko, A
    Nicoletta, C
    Vo, I
    Branson, B
    Wang, W
    Nguyen, Q
    Buti, T
    Hsu, L
    Saccamango, J
    Ratanaphanyara, S
    Philip, R
    Alvarez, J
    Wietzel, S
    Gerosa, G
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 218 - 219
  • [7] A 600MHz superscalar RISC microprocessor with out-of-order execution
    Gieseke, BA
    Allmon, RL
    Bailey, DW
    Benschneider, BJ
    Britton, SM
    Clouser, JD
    Fair, HR
    Farrell, JA
    Gowan, MK
    Houghton, CL
    Keller, JB
    Lee, TH
    Leibholz, DL
    Lowell, SC
    Matson, MD
    Matthew, RJ
    Peng, V
    Quinn, MD
    Priore, DA
    Smith, MJ
    Wilcox, KE
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 176 - 177
  • [8] 80-MHZ RISC PROCESSOR SCREAMS THROUGH FLOATING-POINT
    WILSON, D
    COMPUTER DESIGN, 1991, 30 (08): : 40 - +
  • [9] A 533MHz BiCMOS superscalar microprocessor
    Cohen, ET
    Ballard, J
    Blomgren, J
    Brashears, CS
    Moldenhauer, V
    Pattin, J
    1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 164 - 165
  • [10] ORGANIZATION OF THE MOTOROLA-88110 SUPERSCALAR RISC MICROPROCESSOR
    DIEFENDORFF, K
    ALLEN, M
    IEEE MICRO, 1992, 12 (02) : 40 - 63