MULTIPLE-VALUED STATIC RANDOM-ACCESS-MEMORY DESIGN AND APPLICATION

被引:0
|
作者
ZHENG, T
ISHIZUKA, O
MATSUMOTO, H
机构
关键词
MULTIPLE-VALUED LOGIC; STATIC RANDOM-ACCESS-MEMORY; MOS DEVICES; INTEGRATED CIRCUITS; FLIP-FLOPS; MULTI-STABLE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a general theory on multiple-valued static random-access-memory (RAM) is investigated. A criterion for a stable and an unstable modes is proved with a strict mathematical method and expressed with a diagrammatic representation. Based on the theory, an NMOS 6-transistor ternary and a quaternary static RAM (SRAM) cells are proposed and simulated with PSPICE. The detail circuit design and realization are analyzed. A 10-valued CMOS current-mode static RAM cell is also presented and fabricated with standard 5-mum CMOS technology. A family of multiple-valued flip-flops is presented and they show to have desirable properties for use in multiple-valued sequential circuits. Both PSPICE simulations and experiments indicate that the general theory presented are very useful and effective tools in the optimum design and circuit realization of multiple-valued static RAMs and flip-flops.
引用
收藏
页码:403 / 411
页数:9
相关论文
共 50 条