FAULT TOLERANCE IN LINEAR SYSTOLIC ARRAYS USING TIME REDUNDANCY

被引:8
|
作者
MAJUMDAR, A
RAGHAVENDRA, CS
BREUER, MA
机构
[1] Electrical Engineering-Systems Department, University of Southern California, Los Angeles
关键词
Algorithm remapping; fault tolerance; reliability modeling; systolic array; time redundancy;
D O I
10.1109/12.45214
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A linear systolic array with fault-tolerant capabilities is de- scribed. Fault tolerance is achieved by employing triple time redundancy. The array is capable of undergoing reconfiguration and can operate in a gracefully degradable mode. The concept of algorithm remapping on degraded (smaller) arrays is integrated with that of graceful degradation to obtain a general fault-tolerance technique. A new technique for restructuring algorithms and executing them on a degraded array is discussed. The requisite modifications of the interconnection, switching, and control structures to achieve fault tolerance are discussed. Reliability analysis of the system is carried out and is compared to the reliability of nonredundant systolic arrays. Finally, the average performance of the system, with running time and throughput as performance metrics, is estimated. © 1990 IEEE
引用
收藏
页码:269 / 276
页数:8
相关论文
共 50 条
  • [21] Link sharing scheme for fault tolerant systolic arrays based on mixed spatial-temporal triple modular redundancy
    Kaneko, M
    Miyauchi, H
    Park, CS
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 472 - 475
  • [22] DYNAMIC FAULT TOLERANCE IN CRYOELECTRIC ARRAYS
    PRITCHARD, JP
    SLAY, BG
    JOURNAL OF APPLIED PHYSICS, 1968, 39 (06) : 2588 - +
  • [23] Fault tolerance in autonomous acoustic arrays
    Rosen, WA
    George, AD
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1999, 336B (01): : 19 - 32
  • [24] New component redundancy method in the fault tolerance of MLP
    Xu, Liqin
    Hu, Dongcheng
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (05): : 99 - 101
  • [26] Fault tolerance of parallel manipulator with actuation or structure redundancy
    Yan, Caixia
    Zhan, Qiang
    Lu, Zhen
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2010, 36 (12): : 1407 - 1411
  • [27] Using process-level redundancy to exploit multiple cores for transient fault tolerance
    Shye, Alex
    Moseley, Tipp
    Reddi, Vijay Janapa
    Blomstedt, Joseph
    Connors, Daniel A.
    37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, : 297 - +
  • [28] Fault secure datapath synthesis using hybrid time and hardware redundancy
    Wu, KJ
    Karri, R
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (10) : 1476 - 1484
  • [29] Mapping linear recurrences onto systolic arrays
    Kazerouni, L
    Rajan, B
    Shyamasundar, RK
    10TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM - PROCEEDINGS OF IPPS '96, 1996, : 891 - 897
  • [30] Catastrophic faults in reconfigurable systolic linear arrays
    DePrisco, R
    DeSantis, A
    DISCRETE APPLIED MATHEMATICS, 1997, 75 (02) : 105 - 123