ONE-BIT ADDER DESIGN BASED ON REED-MULLER EXPANSIONS

被引:1
|
作者
GUAN, Z
ALMAINI, AEA
机构
[1] Department of Electrical Electronic and Computer Engineering, Napier University, Edinburgh, 14 1DJ
关键词
D O I
10.1080/00207219508926289
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It has been claimed for some time that the Reed-Muller technique can yield a simpler arithmetic circuit if it is employed in the design procedure. In fact, no practical application in this field can be found in the open literature. This paper attempts to demonstrate a practical one-bit adder design that is based on the Reed-Muller expansion. Although the one-bit adder is simple, no method can always guarantee to obtain both a time and area optimal circuit. In this paper, a procedure to design both a time and area optimal one-bit adder in static CMOS circuits is presented. Some issues are also addressed for practical logic circuit design.
引用
收藏
页码:519 / 529
页数:11
相关论文
共 50 条