MODELING AND SIMULATION OF HOT-CARRIER-INDUCED DEVICE DEGRADATION IN MOS CIRCUITS

被引:19
|
作者
LEBLEBICI, Y
KANG, SM
机构
[1] UNIV ILLINOIS,DEPT ELECT & COMP ENGN,URBANA,IL 61801
[2] UNIV ILLINOIS,BECKMAN INST,URBANA,IL 61801
[3] UNIV ILLINOIS,CTR ADV STUDY,URBANA,IL 61801
[4] UNIV ILLINOIS,NSF ENGN RES CTR COMPOUND SEMICOND MICROELECTR,URBANA,IL 61801
关键词
D O I
10.1109/4.229396
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The physical models and a new integrated simulation tool are presented for estimating the hot-carrier-induced degradation of nMOS transistor characteristics and circuit performance. The proposed reliability simulation tool incorporates an accurate one-dimensional MOSFET model for representing the electrical behavior of locally damaged transistors. The hot-carrier-induced oxide damage can be specified by only a few parameters, avoiding extensive parameter extractions for the characterization of device damage. The physical degradation model used in the proposed simulation tool includes both of the fundamental device degradation mechanisms, i.e., charge trapping and interface trap generation. A repetitive simulation scheme has been adopted to ensure accurate prediction of the circuit-level degradation process under dynamic operating conditions.
引用
收藏
页码:585 / 595
页数:11
相关论文
共 50 条
  • [31] HOT-CARRIER-INDUCED MOSFET DEGRADATION UNDER AC STRESS.
    Choi, J.Y.
    Ko, P.K.
    Hu, Chenming
    Electron device letters, 1987, EDL-8 (08): : 333 - 335
  • [32] Process characterisation of hot-carrier-induced β degradation in bipolar transistors for BiCMOS
    Arshak, A
    McDonagh, D
    Arshak, KI
    Doyle, D
    Harrow, I
    MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 479 - 485
  • [33] Simulation of hot-carrier reliability in MOS integrated circuits
    Wong, H
    Poon, MC
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 625 - 628
  • [34] A study of hot-carrier-induced mismatch drift: A reliability issue for VLSI circuits
    Huh, YJ
    Sung, YK
    Kang, SM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (06) : 921 - 927
  • [35] THE EFFECT OF ANNEALING TEMPERATURE ON HOT-CARRIER HARDNESS, AND ACCELERATION TESTING FOR HOT-CARRIER-INDUCED DEGRADATION
    SHIMAYA, M
    SHIMOYAMA, N
    SHIONO, N
    DENKI KAGAKU, 1990, 58 (07): : 638 - 643
  • [36] Gate current dependent hot-carrier-induced degradation in LDMOS transistors
    Chen, J. F.
    Tian, K. -S.
    Chen, S. -Y.
    Lee, J. R.
    Wu, K. -M.
    Huang, T. -Y.
    Liu, C. M.
    ELECTRONICS LETTERS, 2008, 44 (16) : 991 - 992
  • [37] Hot-carrier-induced degradation on 0.1μm partially depleted SOICMOSFET
    Wang, WH
    Yeh, WK
    Fang, YK
    Yang, FL
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 292 - 295
  • [38] HOT-CARRIER-INDUCED DEGRADATION IN P-CHANNEL LDD MOSFETS
    TZOU, JJ
    YAO, CC
    CHEUNG, R
    CHAN, HWK
    IEEE ELECTRON DEVICE LETTERS, 1986, 7 (01) : 5 - 7
  • [39] Hot-carrier-induced degradation in deep submicron Unibond and SIMOX MOSFETs
    Renn, SH
    Raynaud, C
    Pelloie, JL
    Balestra, F
    1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 146 - 147
  • [40] Study of hot-carrier-induced mismatch drift: a reliability issue for VLSI circuits
    Univ of Illinois at Urbana-Champaign, Urbana, United States
    IEEE J Solid State Circuits, 6 (921-927):