SELF-TEST OF SEQUENTIAL-CIRCUITS WITH DETERMINISTIC TEST PATTERN SEQUENCES

被引:0
|
作者
KUNZMANN, A
BOEHLAND, F
机构
[1] Forschungszentrum Informatik (FZI), Karlsruhe, 76131
关键词
AUTOMATIC TEST PATTERN GENERATION (ATPG); DESIGN-FOR-TESTABILITY; DETERMINISTIC TEST PATTERN SEQUENCES; FIELD-PROGRAMMABLE GATE-ARRAYS (FPGAS); SELF-TEST; SEQUENTIAL CIRCUITS;
D O I
10.1007/BF00972090
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article describes a new approach for synthesizing a cost-efficient self-test hardware for a given set of deterministic test pattern sequences. To minimize the test hardware effort instead of all the test sequences, only a very small subset will be selected such that a simple generation of all necessary test sequences will be ensured. This procedure drastically decreases the storage requirements (about 80%) and therefore distinctly reduces the necessary test hardware overhead. Experimental results on the ISCAS-S-benchmarks emphasize the efficiency of our approach.
引用
收藏
页码:307 / 312
页数:6
相关论文
共 50 条
  • [11] Improved built-in self-test of sequential circuits
    Jabbari, Hosna
    Muzio, Jon C.
    Sun, Lin
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 78 - 81
  • [12] A TEST-GENERATION PROGRAM FOR SEQUENTIAL-CIRCUITS
    MACII, E
    MEO, AR
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (01): : 115 - 119
  • [13] TEST-GENERATION FOR HIGHLY SEQUENTIAL-CIRCUITS
    GHOSH, A
    DEVADAS, S
    NEWTON, AR
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 362 - 365
  • [14] FAST TEST-GENERATION FOR SEQUENTIAL-CIRCUITS
    KELSEY, TP
    SALUJA, KK
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 354 - 357
  • [15] 3-WEIGHT PSEUDORANDOM TEST-GENERATION BASED ON A DETERMINISTIC TEST SET FOR COMBINATIONAL AND SEQUENTIAL-CIRCUITS
    POMERANZ, I
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (07) : 1050 - 1058
  • [16] TEST-GENERATION FOR PRESETTABLE SYNCHRONOUS SEQUENTIAL-CIRCUITS
    WANG, JF
    KUO, TY
    CHEN, PC
    LEE, JY
    1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 155 - 158
  • [17] AN ALGEBRAIC TEST-GENERATION PROCEDURE FOR SEQUENTIAL-CIRCUITS
    MEO, AR
    MEZZALAMA, M
    PRINETTO, P
    ALTA FREQUENZA, 1984, 53 (03): : 126 - 142
  • [18] TEST APPLICATION TIME REDUCTION FOR SEQUENTIAL-CIRCUITS WITH SCAN
    LEE, SY
    SALUJA, KK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (09) : 1128 - 1140
  • [19] TEST-GENERATION AND VERIFICATION FOR HIGHLY SEQUENTIAL-CIRCUITS
    GHOSH, A
    DEVADAS, S
    NEWTON, AR
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (05) : 652 - 667
  • [20] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309