Leakage Immune Modified Pass Transistor Based 8T SRAM Cell in Subthreshold Region

被引:3
|
作者
Gupta, Priya [1 ]
Gupta, Anu [1 ]
Asati, Abhijit [1 ]
机构
[1] BITS, Dept Elect & Elect Engn, Pilani 333031, Rajasthan, India
关键词
D O I
10.1155/2015/749816
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents a novel 8T SRAM cell with access pass gates replaced with modified PMOS pass transistor logic. In comparison to 6T SRAM cell, the proposed cell achieves 3.5x higher read SNM and 2.4x higher write SNM with 16.6% improved SINM (static current noise margin) distribution at the expense of 7x lower WTI (write trip current) at 0.4 V power supply voltage, while maintaining similar stability in hold mode. The proposed 8T SRAM cell shows improvements in terms of 7.735x narrower spread in average standby power, 2.61x less in average T-WA (write access time), and 1.07x less in average T-RA (read access time) at supply voltage varying from 0.3V to 0.5V as compared to 6T SRAM equivalent at 45 nm technology node. Thus, comparative analysis shows that the proposed design has a significant improvement, thereby achieving high cell stability at 45 nm technology node.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Stability and leakage characteristics of novel conducting PMOS based 8T SRAM cell
    Chung, Yeonbae
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (06) : 831 - 848
  • [2] Quantification of figures of merit of 7T and 8T SRAM cells in subthreshold region and their comparison with the conventional 6T SRAM cell
    Sharma, Pulkit
    Anusha, R.
    Bharath, K.
    Gulati, Jasmine K.
    Walia, Preet K.
    Darak, Sumit J.
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [3] An Evaluation of 6T and 8T FinFET SRAM Cell Leakage Currents
    Turi, Michael A.
    Delgado-Frias, Jose G.
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 523 - 526
  • [4] A Single-Ended With Dynamic Feedback Control 8T Subthreshold SRAM Cell
    Kushwah, C. B.
    Vishvakarma, S. K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 373 - 377
  • [5] Stack-Transistor Based Differential 8T SRAM Cell for Embedded Memory Applications
    Cheng, Weijie
    Zhou, Baolong
    Zheng, Huarong
    Chung, Yeonbae
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [6] Leakage Power Attack-Resilient Symmetrical 8T SRAM Cell
    Giterman, Robert
    Vicentowski, Maoz
    Levi, Itamar
    Weizman, Yoav
    Keren, Osnat
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2180 - 2184
  • [7] LEAKAGE IMMUNE SINGLE ENDED 8T SRAM CELL FOR ULTRA-LOW POWER MEMORY DESIGN
    Pahuja, Hitesh
    Tyagi, Mintu
    Singh, Balwinder
    Panday, Sudhakar
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (02) : 629 - 645
  • [8] An 8T TG-DTMOS Based Subthreshold SRAM Cell with Improved Write Ability and Access Times
    Chunn, Ankush
    Agrawal, Akshay
    Naugarhiya, Alok
    [J]. 2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [9] IMPACT OF NBTI ON 8T FINFET BASED SRAM CELL
    Tripathi, Bharat
    Saxena, Anugya
    Bhargava, Apeksha
    Shrivas, Arti
    Khandelwal, Saurabh
    Mahor, Vikas
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 362 - 365
  • [10] Power Optimizaton in 8T SRAM Cell
    Dnyaneshwar, Kakde
    Birgale, L. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,