TEMPERATURE-COMPENSATION CIRCUIT TECHNIQUES FOR HIGH-DENSITY CMOS DRAMS

被引:0
|
作者
MIN, DS
CHO, S
JUN, DS
LEE, DJ
SEOK, YS
CHIN, DJ
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents novel temperature-compensation circuit techniques for the CMOS DRAM internal voltage converter, the RC-delay circuit, and the back-bias generator, which do not need any additional process steps. The above-mentioned circuits have been designed and evaluated through a 16-Mb CMOS DRAM. These circuits have shown an internal voltage converter (IVC) with an internal voltage temperature coefficient of 185 ppm/degrees-C, and an RC-delay circuit with a delay time temperature coefficient of 0.03%/degrees-C. As a result, 6.5-ns faster RAS access time and improved latch-up immunity have been achieved, compared with conventional circuit techniques.
引用
收藏
页码:524 / 529
页数:6
相关论文
共 50 条
  • [21] A NOVEL MEMORY CELL ARCHITECTURE FOR HIGH-DENSITY DRAMS
    OHTA, Y
    MIMOTO, T
    TORIMARU, Y
    MIYAKE, R
    SHARP TECHNICAL JOURNAL, 1990, (44): : 47 - 50
  • [22] A HIGH-DENSITY CMOS PROCESS
    LUSCHER, RE
    DEZALDIVAR, JS
    ISSCC DIGEST OF TECHNICAL PAPERS, 1985, 28 : 260 - 261
  • [23] A cell transistor scalable array architecture for high-density DRAMs
    Takashima, D
    Nakano, H
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 31 - 32
  • [24] NEW NIBBLED-PAGE ARCHITECTURE FOR HIGH-DENSITY DRAMS
    NUMATA, K
    OOWAKI, Y
    ITOH, Y
    HARA, T
    TSUCHIDA, K
    OHTA, M
    WATANABE, S
    OHUCHI, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 900 - 904
  • [25] DECODED-SOURCE SENSE AMPLIFIER FOR HIGH-DENSITY DRAMS
    OKAMURA, JI
    OKADA, Y
    KOYANAGI, M
    TAKEUCHI, Y
    YAMADA, M
    SAKURAI, K
    IMADA, S
    SAITO, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) : 18 - 23
  • [26] X-band MMIC power amplifier with an on-chip temperature-compensation circuit
    Yamauchi, K
    Iyama, Y
    Yamaguchi, M
    Ikeda, Y
    Urasaki, S
    Takagi, T
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2001, 49 (12) : 2501 - 2506
  • [27] CMOS FOR HIGH-DENSITY GATE ARRAYS
    ZLAMAL, W
    ELECTRONICS AND POWER, 1984, 30 (11-1): : 874 - 877
  • [28] A Combined CMOS Reference Circuit with Supply and Temperature Compensation
    Agrawal, Madhusoodan
    Agarwal, Alpana
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 177 - 184
  • [29] HIGH-DENSITY CMOS GATE ARRAYS
    MULLIN, M
    ELECTRONIC DESIGN, 1986, 34 (06) : 86 - &
  • [30] HIGH-DENSITY CMOS ROM ARRAYS
    STEWART, RG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (05) : 502 - 506