LOW-TEMPERATURE BICMOS GATE PULL-DOWN DELAY ANALYSIS

被引:0
|
作者
YUAN, JS
机构
[1] Department of Electrical Engineering, University of Central Florida, Orlando, FL
关键词
D O I
10.1080/00207219408925920
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Temperature-dependent BiCMOS gate delay analysis including high current transient has been developed. The model accounts for the high electric field effect in the nMOS transistor and high current effects in the bipolar transistor for a wide temperature range. In examining the switching transient of a BiCMOS driver, the base pushout mechanism exhibits a detrimental effect on the gate propagation delay at room temperature, while the current gain degradation and temperature-dependent intrinsic density are responsible for increasing the BiCMOS gate pull-down delay at low temperature. The analytical equations provide evaluation of the sensitivity of process and device parameters to circuit performance at different temperatures. Computer simulation of a BiNMOS driver using the present analysis is compared with a PISCES simulation in support of the physical reasoning.
引用
收藏
页码:221 / 232
页数:12
相关论文
共 50 条
  • [1] A Comparative Analysis and Technique of the Lat Pull-down
    Snarr, Ronald
    Eckert, Ryan M.
    Abbott, Patricia
    STRENGTH AND CONDITIONING JOURNAL, 2015, 37 (05) : 21 - 25
  • [2] Experimental research on the pull-down performance of an ejector enhanced auto-cascade refrigeration system for low-temperature freezer
    Bai, Tao
    Yan, Gang
    Yu, Jianlin
    ENERGY, 2018, 157 : 647 - 657
  • [3] Circuit analysis of BiCMOS gate delay
    Pham, HD
    Yuan, JS
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 83 (01) : 1 - 12
  • [4] Pull-down analysis of jack-up rigs
    Chakrabarti, Partha
    Joshi, Sanjay P.
    Maiti, Manoj K.
    Proceedings of the 26th International Conference on Offshore Mechanics and Arctic Engineering, Vol 1, 2007, : 77 - 83
  • [5] Experimental investigation on the influence of ejector geometry on the pull-down performance of an ejector-enhanced auto-cascade low-temperature freezer
    Bai, Tao
    Xie, Hongxu
    Liu, Shuilong
    Yan, Gang
    Yu, Jianlin
    INTERNATIONAL JOURNAL OF REFRIGERATION, 2021, 131 : 41 - 50
  • [6] Design Considerations on Low Voltage Synchronous Power MOSFETs with Monolithically Integrated Gate Voltage Pull-down Circuitry
    Yang, Boyi
    Xu, Shuming
    Korec, Jacek
    Shen, John
    2012 24TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2012, : 121 - 124
  • [7] ELECTROMYOGRAPHIC ANALYSIS OF THREE DIFFERENT TYPES OF LAT PULL-DOWN
    Sperandei, Sandro
    Barros, Marcos A. P.
    Silveira-Junior, Paulo C. S.
    Oliveira, Carlos G.
    JOURNAL OF STRENGTH AND CONDITIONING RESEARCH, 2009, 23 (07) : 2033 - 2038
  • [8] Analysis on the Interaction Domain of VirG and Apyrase by Pull-Down Assay
    Wang, Yu
    Gong, Guo-Hua
    Zhou, Wei
    Zhang, Bin
    Bao, Shu-Yin
    Wei, Cheng-Xi
    Yue, Jun-Jie
    Zhang, Yan-Fen
    MOLECULES, 2014, 19 (11) : 18090 - 18101
  • [9] Experimental investigation on the pull-down performance of a-80°C ultra-low temperature freezer
    Wang, Haidan
    Song, Yulong
    Cao, Feng
    INTERNATIONAL JOURNAL OF REFRIGERATION, 2020, 119 : 1 - 10
  • [10] Pull-down Fitness Technique Analysis using Motion Capture
    Passarella, R.
    Nugroho, A. S.
    Arsyad, F. N.
    3RD FORUM IN RESEARCH, SCIENCE, AND TECHNOLOGY (FIRST 2019) INTERNATIONAL CONFERENCE, 2020, 1500