Synthesis of finite state machines for implementation with Programmable structures

被引:0
|
作者
Luba, Tadeusz [1 ]
Borowik, Grzegorz [1 ]
Krasniewski, Andrzej [1 ]
机构
[1] Warsaw Univ Technol, Inst Telecommun, Warsaw, Poland
关键词
decomposition; state encoding; sequential circuit; finite state machine; FPGA; embedded memory block; logic cell; multi-graph;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Sensible application of programmable structures to the realization of digital systems cannot take place without computer aided design systems. It is particularly important when the design is intended for novel programmable structures containing LUT-based cells and embedded memory blocks, since traditional methods for technology mapping are oriented towards gate structures and based on minimization and factorization of Boolean functions. This article focuses on finite state machine synthesis including logic optimization techniques, the technology mapping techniques, and the techniques that provide the resulting circuits with concurrent error detection capability. It is shown that a considerably more effective method of synthesis intended for CPLD and FPGA structures is based on the decomposition scheme.
引用
收藏
页码:183 / 200
页数:18
相关论文
共 50 条
  • [21] N-structures applied to finite state machines
    Kavikumar, J.
    Khamis, Azme
    Rusiman, Mohd Saifullah
    IAENG International Journal of Applied Mathematics, 2013, 43 (04) : 233 - 237
  • [22] Quotient structures of intuitionistic fuzzy finite state machines
    Jun, Young Bae
    INFORMATION SCIENCES, 2007, 177 (22) : 4977 - 4986
  • [23] Synthesis of Parallel Hierarchical Finite State Machines
    Sklyarov, Valery
    Skliarova, Iouliia
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [24] Evolutionary synthesis of synchronous finite state machines
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    2006 International Conference on Computer Engineering & Systems, 2006, : 19 - 24
  • [25] Genetic algorithms - synthesis of finite state machines
    Popov, A
    Filipova, K
    27th International Spring Seminar on Electronics Technology, Books 1-3, Conference Proceedings: MEETING THE CHALLENGES OF ELECTRONICS TECHNOLOGY PROGRESS, 2004, : 388 - 392
  • [26] CASCADE SYNTHESIS OF FINITE-STATE MACHINES
    ZEIGER, HP
    INFORMATION AND CONTROL, 1967, 10 (04): : 419 - &
  • [27] Synthesis of Finite State Machines on Memristor Crossbars
    Ferrandino, Umberto
    Traiola, Marcello
    Barbareschi, Mario
    Mazzeo, Antonino
    Fiser, Petr
    Bosio, Alberto
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 107 - 112
  • [28] Synthesis of reconfigurable hierarchical finite state machines
    Sklyarov, Valery
    Skliarova, Iouliia
    AUTONOMOUS ROBOTS AND AGENTS, 2007, 76 : 259 - 265
  • [29] Complex minimization method for finite state machines implemented on programmable logic devices
    V. V. Solov’ev
    Journal of Computer and Systems Sciences International, 2014, 53 : 186 - 194
  • [30] Complex minimization method for finite state machines implemented on programmable logic devices
    Solov'ev, V. V.
    JOURNAL OF COMPUTER AND SYSTEMS SCIENCES INTERNATIONAL, 2014, 53 (02) : 186 - 194