Synthesis of finite state machines for implementation with Programmable structures

被引:0
|
作者
Luba, Tadeusz [1 ]
Borowik, Grzegorz [1 ]
Krasniewski, Andrzej [1 ]
机构
[1] Warsaw Univ Technol, Inst Telecommun, Warsaw, Poland
关键词
decomposition; state encoding; sequential circuit; finite state machine; FPGA; embedded memory block; logic cell; multi-graph;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Sensible application of programmable structures to the realization of digital systems cannot take place without computer aided design systems. It is particularly important when the design is intended for novel programmable structures containing LUT-based cells and embedded memory blocks, since traditional methods for technology mapping are oriented towards gate structures and based on minimization and factorization of Boolean functions. This article focuses on finite state machine synthesis including logic optimization techniques, the technology mapping techniques, and the techniques that provide the resulting circuits with concurrent error detection capability. It is shown that a considerably more effective method of synthesis intended for CPLD and FPGA structures is based on the decomposition scheme.
引用
收藏
页码:183 / 200
页数:18
相关论文
共 50 条