TRANSISTOR SIZING FOR LARGE COMBINATIONAL DIGITAL CMOS CIRCUITS

被引:3
|
作者
HEUSLER, LS
FICHTNER, W
机构
[1] Integrated Systems Laboratory, Swiss Federal Institute of Technology
关键词
TRANSISTOR SIZING; DIGITAL COMBINATIONAL CMOS CIRCUITS; TIMING OPTIMIZATION;
D O I
10.1016/S0167-9260(06)80013-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes a new method to determine the device sizes of combinational digital CMOS circuits for an upper limit on the signal propagation delays. By modeling gate delay and area or power consumption of a circuit as a simple analytical function of the device sizes, transistor sizing can be stated as a standard nonlinear program. A new and efficient problem formulation with a complexity proportional to the circuit size is presented that allows the optimization of large circuits with reasonable effort. During the optimization a sequence of valid and improved circuit configurations is produced such that the optimization may be stopped prematurely while comparing different implementation alternatives.
引用
收藏
页码:155 / 168
页数:14
相关论文
共 50 条
  • [21] Dual-threshold voltage assignment with transistor sizing for low power CMOS circuits
    Pant, P
    Roy, RK
    Chatterjee, A
    [J]. 42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 26 - 29
  • [22] Transistor fault model for nMOS combinational circuits
    [J]. Ismaeel, Asad A., 1600, (22):
  • [23] Robust Transistor Sizing for Improved Performances in Digital Circuits using Optimization Algorithms
    Gupta, Prateek
    Mandadapu, Harshini
    Gourishetty, Shirisha
    Abbas, Zia
    [J]. PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 85 - 91
  • [24] Designing digital subthreshold CMOS circuits using parallel transistor stacks
    Muker, M.
    Shams, M.
    [J]. ELECTRONICS LETTERS, 2011, 47 (06) : 372 - 373
  • [25] Transistor Stuck-on Fault Detection Tests for Digital CMOS Circuits
    Lin, Xijiang
    Reddy, Sudhakar M.
    Rajski, Janusz
    [J]. 2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [26] Combining transistor sizing, wire sizing, and buffer insertion for low power in CMOS digital circuit design
    Lee, H
    Kim, J
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 42 (02) : 255 - 260
  • [27] Multi-Objective CMOS-Targeted Evolutionary Hardware for Combinational Digital Circuits
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    [J]. INFORMATICA-JOURNAL OF COMPUTING AND INFORMATICS, 2005, 29 (03): : 309 - 319
  • [28] An efficient partitioning algorithm of combinational CMOS circuits
    Shaer, B
    Dib, K
    [J]. ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 159 - 164
  • [29] FORMALLY VERIFIED SYNTHESIS OF COMBINATIONAL CMOS CIRCUITS
    BASIN, DA
    BROWN, GM
    LEESER, ME
    [J]. INTEGRATION-THE VLSI JOURNAL, 1991, 11 (03) : 235 - 250
  • [30] EFFICIENT GENERATION OF TESTS FOR COMBINATIONAL CMOS CIRCUITS
    KARPPI, SC
    JOHNSON, BW
    AYLOR, JH
    [J]. PROCEEDINGS : THE TWENTY-FIRST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1989, : 684 - 689