Test Generation for Crosstalk-Induced Delay Faults in VLSI Circuits UsingModified FAN Algorithm

被引:0
|
作者
Jayanthy, S. [1 ]
Bhuvaneswari, M. C. [2 ]
Sujitha, Keesarapalli [3 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore 641022, Tamil Nadu, India
[2] PSG Coll Technol, EEE Dept, Coimbatore 641004, Tamil Nadu, India
[3] PSG Coll Technol, ME Appl Elect, Coimbatore 641004, Tamil Nadu, India
关键词
D O I
10.1155/2012/745861
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As design trends move toward nanometer technology, new problems due to noise effects lead to a decrease in reliability and performance of VLSI circuits. Crosstalk is one such noise effect which affects the timing behaviour of circuits. In this paper, an efficient Automatic Test Pattern Generation (ATPG) method based on a modified Fanout Oriented (FAN) to detect crosstalk-induced delay faults in VLSI circuits is presented. Tests are generated for ISCAS-85 and enhanced scan version of ISCAS 89 benchmark circuits. Experimental results demonstrate that the test program gives better fault coverage, less number of backtracks, and hence reduced test generation time for most of the benchmark circuits when compared to modified Path-Oriented Decision Making (PODEM) based ATPG. The number of transitions is also reduced thus reducing the power dissipation of the circuit.
引用
收藏
页数:10
相关论文
共 50 条
  • [2] Test method for crosstalk-induced delay faults in digital circuits
    Pan Zhongliang
    Chen Ling
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 434 - 437
  • [3] Non-robust test generation for crosstalk-induced delay faults
    Shen, PF
    Li, HW
    Xu, YJ
    Li, XW
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 120 - 123
  • [4] Robust test generation for precise crosstalk-induced path delay faults
    Li, Huawei
    Shen, Peifu
    Li, Xiaowei
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 300 - +
  • [5] A novel algorithm for testing crosstalk induced delay faults in VLSI circuits
    Aniket
    Arunachalam, R
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 479 - 484
  • [6] Selection of crosstalk-induced faults in enhanced delay test
    Li, HW
    Li, XW
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (02): : 181 - 195
  • [7] Selection of Crosstalk-Induced Faults in Enhanced Delay Test
    Huawei Li
    Xiaowei Li
    Journal of Electronic Testing, 2005, 21 : 181 - 195
  • [8] Test generation for crosstalk-induced faults: Framework and computational results
    Chen, WY
    Gupta, SK
    Breuer, MA
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 305 - 310
  • [9] Delay test pattern generation considering crosstalk-induced effects
    Li, HW
    Zhang, Y
    Li, XW
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 178 - 183
  • [10] Test Generation for Crosstalk-Induced Faults: Framework and Computational Results
    Wei-Yu Chen
    Sandeep K. Gupta
    Melvin A. Breuer
    Journal of Electronic Testing, 2002, 18 : 17 - 28