A 256-ELEMENT ASSOCIATIVE PARALLEL PROCESSOR

被引:0
|
作者
HERRMANN, FP [1 ]
SODINI, CG [1 ]
机构
[1] MIT,DEPT ELECT ENGN,CAMBRIDGE,MA 02139
基金
美国国家科学基金会;
关键词
D O I
10.1109/4.375954
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 256-element associative processing chip is designed for pixel-parallel image processing and machine vision applications, A five-transistor three-state dynamic memory cell is used, and each processing element has 64 trits of memory, Other processing element components include a function generator, an activity register, and connections to a reconfigurable mesh network and a response resolution subsystem, These are implemented with compact circuits designed within memory pitch constraints, The chip was fabricated in a double-poly CCD-CMOS process and characterized as fully functional. A sample image processing application is demonstrated on a four-chip prototype system.
引用
收藏
页码:365 / 370
页数:6
相关论文
共 50 条
  • [11] Design and experiment of 256-element ultrasound phased array for noninvasive focused ultrasound surgery
    Lu, Mingzhu
    Wan, Mingxi
    Xu, Feng
    Wang, Xiaodong
    Chang, Xiaozhen
    [J]. ULTRASONICS, 2006, 44 (e325-e330) : E325 - E330
  • [12] ASSOCIATIVE PARALLEL PROCESSOR FOR GROUPED PROCESSING OF DATA
    POPOVA, GM
    PRANGISHVILI, IV
    [J]. AUTOMATION AND REMOTE CONTROL, 1972, 33 (01) : 152 - +
  • [13] Comparative Assessment of Plane Wave Imaging with 256-element CMUT and Single Crystal Probes
    Mattesini, Paolo
    Savoia, Alessandro Stuart
    Ramalli, Alessandro
    Quaglia, Fabio
    Tortoli, Piero
    Boni, Enrico
    [J]. INTERNATIONAL ULTRASONICS SYMPOSIUM (IEEE IUS 2021), 2021,
  • [14] Field Characterization and Compensation of Vibrational Nonuniformity for a 256-Element Focused Ultrasound Phased Array
    Ghanem, Mohamed A.
    Maxwell, Adam D.
    Kreider, Wayne
    Cunitz, Bryan W.
    Khokhlova, Vera A.
    Sapozhnikov, Oleg A.
    Bailey, Michael R.
    [J]. IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2018, 65 (09) : 1618 - 1630
  • [15] A Scalable Heterogeneous AiP Module for a 256-Element 5G Phased Array
    Liu, Duixian
    Gu, Xiaoxiong
    Baks, Christian
    Masuko, Koichiro
    Tojo, Yujiro
    Watanabe, Atom O.
    Paidimarri, Arun
    Hasegawa, Yuta
    Chandran, Gokul
    Lei, Xu
    Guan, Ning
    Valdes-Garcia, Alberto
    Sadhu, Bodhisatwa
    [J]. 2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 467 - 474
  • [16] A Scalable 256-Element E-Band Phased-Array Transceiver for Broadband Communications
    Repeta, Morris
    Zhai, Wenyao
    Ross, Tyler
    Ansari, Kimia
    Tiller, Sam
    Pothula, Hari Krishna
    Wessel, David
    Li, Xu
    Cai, Hua
    Liang, Dong
    Wang, Guanjgian
    Tong, Wen
    [J]. PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 833 - 836
  • [17] BIT-PARALLEL ARITHMETIC IN A MASSIVELY-PARALLEL ASSOCIATIVE PROCESSOR
    SCHERSON, ID
    KRAMER, DA
    ALLEYNE, BD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (10) : 1201 - 1210
  • [18] A COMBINATIONAL WORD-PARALLEL AND BIT-PARALLEL ASSOCIATIVE PROCESSOR
    LO, HY
    HSU, F
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 62 (04) : 589 - 598
  • [19] Asynchronous 256-Element Phased-Array Calibration for 5G Base Station
    Aoki, Yuuichi
    Hwang, Yongan
    Kim, Sunryoul
    Kim, Yonghoon
    Yang, Sung-Gi
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2021, 31 (06) : 798 - 801
  • [20] A parallel algorithm for global routing using an associative processor
    Park, T
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1996, 38 (01) : 51 - 62