A 256-ELEMENT ASSOCIATIVE PARALLEL PROCESSOR

被引:0
|
作者
HERRMANN, FP [1 ]
SODINI, CG [1 ]
机构
[1] MIT,DEPT ELECT ENGN,CAMBRIDGE,MA 02139
基金
美国国家科学基金会;
关键词
D O I
10.1109/4.375954
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 256-element associative processing chip is designed for pixel-parallel image processing and machine vision applications, A five-transistor three-state dynamic memory cell is used, and each processing element has 64 trits of memory, Other processing element components include a function generator, an activity register, and connections to a reconfigurable mesh network and a response resolution subsystem, These are implemented with compact circuits designed within memory pitch constraints, The chip was fabricated in a double-poly CCD-CMOS process and characterized as fully functional. A sample image processing application is demonstrated on a four-chip prototype system.
引用
收藏
页码:365 / 370
页数:6
相关论文
共 50 条
  • [1] A 256-ELEMENT ASSOCIATIVE PARALLEL PROCESSOR
    HERRMANN, FP
    SODINI, CG
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (06) : 613 - 618
  • [2] A RECONFIGURABLE FULLY PARALLEL ASSOCIATIVE PROCESSOR
    SCHERSON, ID
    ILGEN, S
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1989, 6 (01) : 69 - 89
  • [3] Design of a 1-bit 256-element Reconfigurable Transmitarray at Ka-band
    Xi, Mengkai
    Zhao, Ge
    Zhao, Luyu
    Cai, Yuanming
    [J]. 2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [4] A 256-element CMOS imaging receiver for free-space optical communication
    Leibowitz, BS
    Boser, BE
    Pister, KSJ
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 303 - 306
  • [5] A 256-element CMOS imaging receiver for free-space optical communication
    Leibowitz, BS
    Boser, BE
    Pister, KSJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1948 - 1956
  • [6] 256-element density-tapered spiral matrices for ultrasound phased imaging
    Ramalli, Alessandro
    Tortoli, Piero
    [J]. 2014 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IUS), 2014, : 2087 - 2090
  • [7] An associative massively parallel processor for video processing
    Krikelis, A
    Tawiah, T
    [J]. DIGITAL VIDEO COMPRESSION: ALGORITHMS AND TECHNOLOGIES 1996, 1996, 2668 : 222 - 232
  • [8] ASSOCIATIVE CONTROLLING OF MONOLITHIC PARALLEL PROCESSOR ARCHITECTURES
    GEHRKE, W
    GAEDKE, K
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (05) : 453 - 464
  • [9] INFORMATION-PROCESSING WITH AN ASSOCIATIVE PARALLEL PROCESSOR
    LEA, RM
    [J]. COMPUTER, 1975, 8 (11) : 25 - 32
  • [10] PUPILLOMETER FOR CLINICAL-APPLICATIONS USING DUAL 256-ELEMENT LINEAR CCD ARRAYS
    JONES, DP
    HARRIS, SJ
    SCICINSKI, SR
    [J]. MEDICAL & BIOLOGICAL ENGINEERING & COMPUTING, 1992, 30 (05) : 487 - 490